PIC16LC72A-04/SO Microchip Technology, PIC16LC72A-04/SO Datasheet - Page 45

IC MCU OTP 2KX14 A/D PWM 28SOIC

PIC16LC72A-04/SO

Manufacturer Part Number
PIC16LC72A-04/SO
Description
IC MCU OTP 2KX14 A/D PWM 28SOIC
Manufacturer
Microchip Technology
Series
PIC® 16Cr
Datasheets

Specifications of PIC16LC72A-04/SO

Core Processor
PIC
Core Size
8-Bit
Speed
4MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
3.5KB (2K x 14)
Program Memory Type
OTP
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 5x8b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16LC72A-04/SO
Manufacturer:
Microchip Technology
Quantity:
5 000
8.3.2
Master operation is supported in firmware using inter-
rupt generation on the detection of the START and
STOP conditions. The STOP (P) and START (S) bits
are cleared by a reset or when the SSP module is dis-
abled. The STOP (P) and START (S) bits will toggle
based on the START and STOP conditions. Control of
the I
bus is idle and both the S and P bits are clear.
In master operation, the SCL and SDA lines are manip-
ulated in software by clearing the corresponding
TRISC<4:3> bit(s). The output level is always low, irre-
spective of the value(s) in PORTC<4:3>. So when
transmitting data, a ’1’ data bit must have the
TRISC<4> bit set (input) and a ’0’ data bit must have
the TRISC<4> bit cleared (output). The same scenario
is true for the SCL line with the TRISC<3> bit.
The following events will cause SSP Interrupt Flag bit,
SSPIF, to be set (SSP Interrupt if enabled):
• START condition
• STOP condition
• Byte transfer completed
Master operation can be done with either the slave
mode idle (SSPM3:SSPM0 = 1011) or with the slave
active. When both master operation and slave modes
are used, the software needs to differentiate the
source(s) of the interrupt.
For more information on master operation, see AN554
- Software Implementation of I
TABLE 8-3
Address
0Bh, 8Bh
0Ch
8Ch
13h
93h
14h
94h
87h
Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'.
Note 1:
1999 Microchip Technology Inc.
2
C bus may be taken when the P bit is set, or the
MASTER OPERATION
Shaded cells are not used by SSP module in SPI mode.
Maintain these bits clear in I
Name
INTCON
PIR1
PIE1
SSPBUF Synchronous Serial Port Receive Buffer/Transmit Register
SSPADD Synchronous Serial Port (I
SSPCON
SSPSTAT
TRISC
REGISTERS ASSOCIATED WITH I
PORTC Data Direction register
SMP
WCOL
Bit 7
GIE
(1)
2
C Bus Master .
SSPOV SSPEN
CKE
2
PEIE
ADIF
ADIE
Bit 6
C mode.
(1)
Bit 5
T0IE
D/A
2
C mode) Address Register
Preliminary
INTE
Bit 4
CKP
P
2
SSPM3 SSPM2 SSPM1 SSPM0
SSPIE CCP1IE TMR2IE TMR1IE
SSPIF CCP1IF TMR2IF TMR1IF
C OPERATION
RBIE
Bit 3
S
8.3.3
In multi-master operation, the interrupt generation on
the detection of the START and STOP conditions
allows the determination of when the bus is free. The
STOP (P) and START (S) bits are cleared from a reset
or when the SSP module is disabled. The STOP (P)
and START (S) bits will toggle based on the START and
STOP conditions. Control of the I
when bit P (SSPSTAT<4>) is set, or the bus is idle and
both the S and P bits clear. When the bus is busy,
enabling the SSP Interrupt will generate the interrupt
when the STOP condition occurs.
In multi-master operation, the SDA line must be moni-
tored to see if the signal level is the expected output
level. This check only needs to be done when a high
level is output. If a high level is expected and a low level
is present, the device needs to release the SDA and
SCL lines (set TRISC<4:3>). There are two stages
where this arbitration can be lost, these are:
• Address Transfer
• Data Transfer
When the slave logic is enabled, the slave continues to
receive. If arbitration was lost during the address trans-
fer stage, communication to the device may be in
progress. If addressed, an ACK pulse will be gener-
ated. If arbitration was lost during the data transfer
stage, the device will need to re-transfer the data at a
later time.
For more information on master operation, see AN578
- Use of the SSP Module in the of I
Environment .
Bit 2
T0IF
R/W
MULTI-MASTER OPERATION
PIC16C62B/72A
INTF
Bit 1
UA
Bit 0
RBIF
BF
0000 000x
-0-- 0000
-0-- 0000
xxxx xxxx
0000 0000
0000 0000
0000 0000
1111 1111
Value on
2
POR,
BOR
C bus may be taken
DS35008B-page 45
2
C Multi-Master
0000 000u
-0-- 0000
-0-- 0000
uuuu uuuu
0000 0000
0000 0000
0000 0000
1111 1111
Value on
all other
resets

Related parts for PIC16LC72A-04/SO