STR750FV1T6 STMicroelectronics, STR750FV1T6 Datasheet - Page 65

MCU 32BIT 128KB FLASH 100-LQFP

STR750FV1T6

Manufacturer Part Number
STR750FV1T6
Description
MCU 32BIT 128KB FLASH 100-LQFP
Manufacturer
STMicroelectronics
Series
STR7r
Datasheet

Specifications of STR750FV1T6

Core Processor
ARM7
Core Size
32-Bit
Speed
60MHz
Connectivity
CAN, I²C, SPI, SSI, SSP, UART/USART, USB
Peripherals
DMA, PWM, WDT
Number Of I /o
72
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
STR750x
Core
ARM7TDMI
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
CAN, I2C, SPI, SSI, SSP, USB
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
72
Number Of Timers
6
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWARM, EWARM-BL, KSDK-STR750-PLUS, MCBSTR750, MCBSTR750U, MCBSTR750UME, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
STR750-MCKIT, STR750-SK/HIT, STR750-SK/IAR, STR750-SK/KEIL, STR750-SK/RAIS, STR750-EVAL, STX-PRO/RAIS, STX-RLINK, STR79-RVDK/CPP, STR79-RVDK, STR79-RVDK/UPG
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
For Use With
MCBSTR750UME - BOARD EVAL MCBSTR750 + ULINK-MEMCBSTR750U - BOARD EVAL MCBSTR750 + ULINK2497-5988 - BOARD DEVELOPMENT LOVE STR750497-5754 - KIT STARTER IAR STR750497-5753 - KIT STARTER KEIL FOR STR7/STR9497-5752 - KIT STARTER IAR FOR STR7/STR9497-5751 - KIT STARTER HITEX FOR STR750497-5748 - BOARD EVALUATION FOR STR750XF497-5046 - KIT TOOL FOR ST7/UPSD/STR7 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
497-5750

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STR750FV1T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STR750FV1T6
Manufacturer:
ST
0
STR750Fxx STR751Fxx STR752Fxx STR755Fxx
SSP synchronous serial peripheral in slave mode (SPI or TI mode)
Subject to general operating conditions with C
Table 39.
1. Data based on characterisation results, not tested in production.
Figure 33. SPI configuration, slave mode with CPHA=0, single transfer
MISO
MOSI
t
Symbol
t
t
t
t
t
t
su(MOSI)
NSSLQV
t
NSSLQZ
su(NSS)
h(MOSI)
SCKQV
SCKQX
h(NSS)
f
SCK
NSS
CPHA=0
CPOL=0
CPHA=0
CPOL=1
OUTPUT
INPUT
INPUT
DONT CARE
SPI clock frequency
NSS input setup time w.r.t
SCK first edge
NSS input hold time w.r.t
SCK last edge
NSS low to Data Output
MISO valid time
NSS low to Data Output
MISO invalid time
SCK trigger edge to data
output MISO valid time
SCK trigger edge to data
output MISO invalid time
MOSI setup time w.r.t SCK
sampling edge
MOSI hold time w.r.t SCK
sampling edge
SSP slave mode characteristics
t
z
NSSLQV
t
su(NSS)
Parameter
t
su(SI)
sample
edge
MSB IN
t
h(SI)
t
t
w(SCKH)
w(SCKL)
MSB OUT
trigger
t
SCKQV(MISO)
edge
t
c(SCK)
Conditions
BIT OUT
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
SSP0
SSP1
L
(1)
45 pF
BIT1 IN
3t
3t
t
t
PCLK
PCLK
PCLK
PCLK
t
SCKQX(MISO)
2t
2t
2t
2t
2t
2t
Min
PCLK
PCLK
PCLK
PCLK
PCLK
PCLK
0
0
0
0
+15ns
+15ns
+15 ns
+15 ns
sample
edge
t
t
r(SCK)
f(SCK)
Electrical parameters
LSB IN
3t
3t
3t
3t
(f
LSB OUT
2.66 MHz
PCLK
PCLK
PCLK
PCLK
trigger
PLCK
edge
Max
t
15
30
h(NSS)
+30 ns
+30 ns
+15 ns
+15 ns
/12)
t
NSSHQZ
DONT CARE
MHz
Unit
ns
65/84
z

Related parts for STR750FV1T6