MCF52223CAF80 Freescale Semiconductor, MCF52223CAF80 Datasheet - Page 25

IC MCU 256K FLASH 80MHZ 100-LQFP

MCF52223CAF80

Manufacturer Part Number
MCF52223CAF80
Description
IC MCU 256K FLASH 80MHZ 100-LQFP
Manufacturer
Freescale Semiconductor
Series
MCF5222xr
Datasheet

Specifications of MCF52223CAF80

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
I²C, SPI, UART/USART, USB OTG
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
56
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
MCF522x
Core
ColdFire V2
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
I2C/QSPI/UART/USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
56
Number Of Timers
10
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
M52221DEMO, M52223EVB
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 12-bit
For Use With
M52223EVB - BOARD EVAL FOR MCF52223
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF52223CAF80
Manufacturer:
FREESCAL
Quantity:
4 500
Part Number:
MCF52223CAF80
Manufacturer:
MOTOLOLA
Quantity:
784
Part Number:
MCF52223CAF80
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF52223CAF80
Manufacturer:
FREESCALE
Quantity:
20 000
Family Configurations
1.16
Table 18
25
Processor Status Clock
All Processor Status
Development Serial
Development Serial
Processor Status
contains a list of EzPort external signals.
Signal Name
Debug Data
EzPort Signal Descriptions
Outputs
Outputs
Output
Input
EzPort Serial Data Out
EzPort Serial Data In
EzPort Chip Select
Signal Name
EzPort Clock
Abbreviation
DDATA[3:0]
PSTCLK
PST[3:0]
ALLPST
DSO
DSI
Table 17. Debug Support Signals (continued)
MCF52223 ColdFire Microcontroller, Rev. 3
Table 18. EzPort Signal Descriptions
Abbreviation
Development Serial Input - Internally synchronized input that provides
data input for the serial communication port to the debug module, after
the DSCLK has been seen as high (logic 1).
Development Serial Output - Provides serial output communication for
debug module responses. DSO is registered internally. The output is
delayed from the validation of DSCLK high.
Display captured processor data and breakpoint status. The CLKOUT
signal can be used by the development system to know when to
sample DDATA[3:0].
Processor Status Clock - Delayed version of the processor clock. Its
rising edge appears in the center of valid PST and DDATA output.
PSTCLK indicates when the development system should sample PST
and DDATA values.
If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and
PST and DDATA outputs from toggling without disabling triggers.
Non-quiescent operation can be reenabled by clearing CSR[PCD],
although the external development systems must resynchronize with
the PST and DDATA outputs.
PSTCLK starts clocking only when the first non-zero PST value (0xC,
0xD, or 0xF) occurs during system reset exception processing.
Indicate core status. Debug mode timing is synchronous with the
processor clock; status is unrelated to the current bus transfer. The
CLKOUT signal can be used by the development system to know
when to sample PST[3:0].
Logical AND of PST[3:0]. The CLKOUT signal can be used by the
development system to know when to sample ALLPST.
EZPCK
EZPCS
EZPD
EZPQ
Shift clock for EzPort transfers.
Chip select for signalling the start and end of
serial transfers.
EZPD is sampled on the rising edge of
EZPCK.
EZPQ transitions on the falling edge of
EZPCK.
Function
Function
Freescale Semiconductor
I/O
O
I
I
I
I/O
O
O
O
O
O
I

Related parts for MCF52223CAF80