ST7FLITE39F2U6 STMicroelectronics, ST7FLITE39F2U6 Datasheet - Page 141

IC MCU 8BIT 8K FLASH 20QFN

ST7FLITE39F2U6

Manufacturer Part Number
ST7FLITE39F2U6
Description
IC MCU 8BIT 8K FLASH 20QFN
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST7FLITE39F2U6

Core Processor
ST7
Core Size
8-Bit
Speed
16MHz
Connectivity
LINSCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
15
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
20-QFN
For Use With
497-8406 - BOARD STF20NM50FD/STF7LITE39BF2497-8403 - BOARD DEMO STCC08 AC SW DETECTOR497-6398 - BOARD EVAL ST7FLITE39/STM1403497-5858 - EVAL BOARD PLAYBACK ST7FLITE497-5514 - EVAL BOARD THERMO CONTROL REFRIG497-5049 - KIT STARTER RAISONANCE ST7FLITE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-5635

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST7FLITE39F2U6
Manufacturer:
ST
0
driven by external square wave, LVD disabled.
3. SLOW mode selected with f
V
4. SLOW-WAIT mode selected with f
V
5. All I/O pins in output mode with a static value at V
tested in production at V
6. All I/O pins in input mode with a static value at V
max.
7. This consumption refers to the Halt period only and not the associated run period which is software dependent.
Figure 77. Typical I
Figure 78. Typical I
SS
DD
7.0
6.0
5.0
4.0
3.0
2.0
1.0
0.0
(no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled.
or V
1000.00
800.00
600.00
400.00
200.00
0.00
SS
2.4
(no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled.
2.4
2.7
8MHz
4MHz
1MHz
2.7
8MHz
4MHz
1MHz
DD
DD
DD
3.3
in RUN vs. f
in SLOW vs. f
max and f
3.3
Vdd (V)
Vdd (V)
CPU
4
based on f
4
CPU
CPU
CPU
based on f
max.
5
5
CPU
OSC
6
divided by 32. All I/O pins in input mode with a static value at V
DD
6
SS
OSC
or V
(no load), LVD disabled. Data based on characterization results,
divided by 32. All I/O pins in input mode with a static value at
SS
(no load). Data tested in production at V
DD
ST7LITE3xF2
max. and f
141/173
DD
CPU
or

Related parts for ST7FLITE39F2U6