M306N5FCTFP Renesas Electronics America, M306N5FCTFP Datasheet

IC M16C MCU FLASH 100QFP

M306N5FCTFP

Manufacturer Part Number
M306N5FCTFP
Description
IC M16C MCU FLASH 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/6Nr
Datasheets

Specifications of M306N5FCTFP

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
87
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M306N5FCTFP
Manufacturer:
ON
Quantity:
36 000
Part Number:
M306N5FCTFP#U0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M306N5FCTFP#UK
Manufacturer:
XILINX
Quantity:
1 400
Part Number:
M306N5FCTFP#UK
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
M306N5FCTFP#UK
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M306N5FCTFP#UKJ
Manufacturer:
Renesas Electronics America
Quantity:
10 000
To our customers,
Corporation, and Renesas Electronics Corporation took over all the business of both
companies. Therefore, although the old company name remains in this document, it is a valid
Renesas Electronics document. We appreciate your understanding.
Issued by: Renesas Electronics Corporation (http://www.renesas.com)
Send any inquiries to http://www.renesas.com/inquiry.
On April 1
st
, 2010, NEC Electronics Corporation merged with Renesas Technology
Renesas Electronics website:
Old Company Name in Catalogs and Other Documents
http://www.renesas.com
April 1
Renesas Electronics Corporation
st
, 2010

Related parts for M306N5FCTFP

M306N5FCTFP Summary of contents

Page 1

To our customers, Old Company Name in Catalogs and Other Documents st On April 1 , 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the ...

Page 2

All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm ...

Page 3

M16C/6N Group (M16C/6N5) Renesas MCU 1. Overview The M16C/6N Group (M16C/6N5) of MCUs are built using the high-performance silicon gate CMOS process using the M16C/60 Series CPU core and are packaged in 100-pin plastic molded QFP and LQFP. These MCUs ...

Page 4

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 1.2 Performance Overview Table 1.1 lists the Functions and Specifications for M16C/6N Group (M16C/6N5). Table 1.1 Functions and Specifications for M16C/6N Group (M16C/6N5) ...

Page 5

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 1.3 Block Diagram Figure 1.1 shows a Block Diagram. 8 Port P0 Internal peripheral functions Timer (16 bits) Output (timer A): 5 Input ...

Page 6

... M16C/6N Group (M16C/6N5) 1.4 Product Information Table 1.2 lists the Product Information and Figure 1.2 shows the Type Number, Memory Size, and Packages. Table 1.2 Product Information Type No. M306N5FCFP 128 Kbytes 5 Kbytes M306N5FCGP M306N5FCTFP M306N5FCTGP M306N5FCVFP M306N5FCVGP M306N5MC-XXXGP 128 Kbytes M306N5MCT-XXXFP M306N5MCT-XXXGP ...

Page 7

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 1.5 Pin Assignments Figures 1.3 and 1.4 show the Pin Assignment (Top View). Tables 1.3 and 1.4 list the List of Pin Names. ...

Page 8

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) P1_2/D10 76 P1_1/ P1_0/D8 P0_7/AN0_7/D7 79 P0_6/AN0_6/D6 80 P0_5/AN0_5/ P0_4/AN0_4/D4 83 P0_3/AN0_3/D3 84 P0_2/AN0_2/D2 85 P0_1/AN0_1/D1 86 P0_0/AN0_0/D0 87 ...

Page 9

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 1.3 List of Pin Names (1) Pin No. Control Interrupt Port FP GP Pin Pin 1 99 P9_6 2 100 P9_5 3 ...

Page 10

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 1.4 List of Pin Names (2) Pin No. Control Interrupt Port FP GP Pin Pin 51 49 P4_3 52 50 P4_2 53 ...

Page 11

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 1.6 Pin Functions Tables 1.5 to 1.7 list the Pin Functions. Table 1.5 Pin Functions (1) Signal Name Pin Name Power supply VCC1, ...

Page 12

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 1.6 Pin Functions (2) Signal Name Pin Name Main clock XIN input Main clock XOUT output Sub clock XCIN input Sub clock ...

Page 13

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 1.7 Pin Functions (3) Signal Name Pin Name I/O port P0_0 to P0_7 P1_0 to P1_7 P2_0 to P2_7 P3_0 to P3_7 ...

Page 14

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU has 13 registers. Of these, R0, R1, R2, R3, A0, ...

Page 15

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 2.3 Frame Base Register (FB configured with 16 bits, and is used for FB relative addressing. 2.4 Interrupt Table Register (INTB) ...

Page 16

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 3. Memory Figure 3.1 shows a Memory Map. The address space extends the 1 Mbyte from address 00000h to FFFFFh. The internal ROM ...

Page 17

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 4. Special Function Registers (SFRs) An SFR (Special Function Register control register for a peripheral function. Tables 4.1 to 4.12 list ...

Page 18

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.2 SFR Information (2) Address 0040h 0041h CAN0 Wake-up Interrupt Control Register 0042h CAN0 Successful Reception Interrupt Control Register 0043h CAN0 Successful ...

Page 19

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.3 SFR Information (3) Address 0080h 0081h 0082h CAN0 Message Box 2: Identifier / DLC 0083h 0084h 0085h 0086h 0087h 0088h 0089h ...

Page 20

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.4 SFR Information (4) Address 00C0h 00C1h 00C2h CAN0 Message Box 6: Identifier / DLC 00C3h 00C4h 00C5h 00C6h 00C7h 00C8h 00C9h ...

Page 21

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.5 SFR Information (5) Address 0100h 0101h 0102h CAN0 Message Box 10: Identifier / DLC 0103h 0104h 0105h 0106h 0107h 0108h 0109h ...

Page 22

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.6 SFR Information (6) Address 0140h 0141h 0142h CAN0 Message Box 14: Identifier /DLC 0143h 0144h 0145h 0146h 0147h 0148h 0149h CAN0 ...

Page 23

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.7 SFR Information (7) Address 0180h 0181h 0182h 0183h 0184h 0185h 0186h 0187h 0188h 0189h 018Ah 018Bh 018Ch 018Dh 018Eh 018Fh 0190h ...

Page 24

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.8 SFR Information (8) Address 01C0h Timer B3, B4, B5 Count Start Flag 01C1h 01C2h Timer A1-1 Register 01C3h 01C4h Timer A2-1 ...

Page 25

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.9 SFR Information (9) Address 0200h CAN0 Message Control Register 0 CAN0 Message Control Register 1 0201h CAN0 Message Control Register 2 ...

Page 26

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.10 SFR Information (10) Address 0240h 0241h 0242h CAN0 Acceptance Filter Support Register 0243h 0244h 0245h 0246h 0247h 0248h 0249h 024Ah 024Bh ...

Page 27

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.11 SFR Information (11) Address 0380h Count Start Flag 0381h Clock Prescaler Reset Flag One-Shot Start Flag 0382h Trigger Select Register 0383h ...

Page 28

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 4.12 SFR Information (12) Address 03C0h A/D Register 0 03C1h 03C2h A/D Register 1 03C3h 03C4h A/D Register 2 03C5h 03C6h A/D ...

Page 29

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 5. Electrical Characteristics 5.1 Electrical Characteristics (T/V-ver.) Table 5.1 Absolute Maximum Ratings Symbol Parameter Supply voltage (VCC1 = VCC2 Analog ...

Page 30

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.2 Recommended Operating Conditions (1) Symbol V Supply voltage (VCC1 = VCC2 Analog supply voltage CC V Supply voltage SS ...

Page 31

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.3 Recommended Operating Conditions (2) Symbol f(XIN) Main clock input oscillation No wait Mask ROM version VCC = 4.2 to 5.5 V ...

Page 32

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.4 Electrical Characteristics (1) Symbol Parameter V HIGH output P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, OH voltage P3_0 to ...

Page 33

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.5 Electrical Characteristics (2) Symbol Parameter I Power supply In single-chip mode, CC current the output pins are (VCC = 4.2 to ...

Page 34

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.6 A/D Conversion Characteristics Symbol Parameter – Resolution INL Integral 10 bits nonlinearity error 8 bits – Absolute 10 bits accuracy 8 ...

Page 35

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.8 Power Supply Circuit Timing Characteristics Symbol t Time for internal power supply stabilization during powering-on d(P-R) t STOP release time d(R-S) ...

Page 36

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.9 ...

Page 37

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.11 ...

Page 38

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.17 ...

Page 39

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 40

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 41

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 42

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) XIN input t r TAiIN input TAiOUT input TAiOUT input (Up/down input) During event counter mode TAiIN input (When count on falling edge ...

Page 43

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (Effective for setting with wait) BCLK RD (Separate bus) WR, WRL, WRH (Separate bus) RD (Multiplexed bus) ...

Page 44

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For setting with no wait) Read timing BCLK t d(BCLK-CS) 25ns.max CSi tcyc t d(BCLK-AD) 25ns.max ADi ...

Page 45

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 1-wait setting and external area access) Read timing BCLK t d(BCLK-CS) 25ns.max CSi tcyc t d(BCLK-AD) ...

Page 46

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 2-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max CSi t d(BCLK-AD) ...

Page 47

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max CSi t d(BCLK-AD) ...

Page 48

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 1- or 2-wait setting, external area access and multiplexed bus selection) Read timing BCLK t d(BCLK-CS) ...

Page 49

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting, external area access and multiplexed bus selection) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max ...

Page 50

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) 5.2 Electrical Characteristics (Normal-ver.) Table 5.26 Absolute Maximum Ratings Symbol Parameter Supply voltage (VCC1 = VCC2 Analog supply voltage CC ...

Page 51

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.27 Recommended Operating Conditions (1) Symbol V Supply voltage (VCC1 = VCC2 Analog supply voltage CC V Supply voltage SS ...

Page 52

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.28 Recommended Operating Conditions (2) Symbol f(XIN) Main clock input oscillation No wait Mask ROM version VCC = 3.0 to 5.5 V ...

Page 53

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.29 A/D Conversion Characteristics Symbol Parameter – Resolution INL Integral 10 bits nonlinearity error 8 bits – Absolute 10 bits accuracy 8 ...

Page 54

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.31 Power Supply Circuit Timing Characteristics Symbol t Time for internal power supply stabilization during powering-on d(P-R) t STOP release time d(R-S) ...

Page 55

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.32 Electrical Characteristics (1) Symbol Parameter V HIGH output P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, OH voltage P3_0 to ...

Page 56

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.33 Electrical Characteristics (2) Symbol Parameter I Power supply In single-chip mode, CC current the output pins are (VCC = 3.0 to ...

Page 57

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.34 ...

Page 58

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.36 ...

Page 59

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 5 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.42 ...

Page 60

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 61

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 62

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 5 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 63

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) XIN input t r TAiIN input TAiOUT input TAiOUT input (Up/down input) During event counter mode TAiIN input (When count on falling edge ...

Page 64

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (Effective for setting with wait) BCLK RD (Separate bus) WR, WRL, WRH (Separate bus) RD (Multiplexed bus) ...

Page 65

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For setting with no wait) Read timing BCLK t d(BCLK-CS) 25ns.max CSi tcyc t d(BCLK-AD) 25ns.max ADi ...

Page 66

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 1-wait setting and external area access) Read timing BCLK t d(BCLK-CS) 25ns.max CSi tcyc t d(BCLK-AD) ...

Page 67

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 2-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max CSi t d(BCLK-AD) ...

Page 68

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max CSi t d(BCLK-AD) ...

Page 69

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 1- or 2-wait setting, external area access and multiplexed bus selection) Read timing BCLK t d(BCLK-CS) ...

Page 70

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting, external area access and multiplexed bus selection) Read timing tcyc BCLK t d(BCLK-CS) 25ns.max ...

Page 71

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Table 5.51 Electrical Characteristics Symbol Parameter V P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, HIGH output OH voltage P3_0 to P3_7, ...

Page 72

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 3.3 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.52 ...

Page 73

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 3.3 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.54 ...

Page 74

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Timing Requirements (Referenced to VCC = 3.3 V, VSS = Topr = –40 to 85°C unless otherwise specified) Table 5.60 ...

Page 75

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 3.3 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 76

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 3.3 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 77

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Switching Characteristics (Referenced to VCC = 3.3 V, VSS = Topr = – °C unless otherwise specified) Table ...

Page 78

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) XIN input t r TAiIN input TAiOUT input TAiOUT input (Up/down input) During event counter mode TAiIN input (When count on falling edge ...

Page 79

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (Effective for setting with wait) BCLK RD (Separate bus) WR, WRL, WRH (Separate bus) RD (Multiplexed bus) ...

Page 80

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For setting with no wait) Read timing BCLK t d(BCLK-CS) 30ns.max CSi tcyc t d(BCLK-AD) 30ns.max ADi ...

Page 81

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 1-wait setting and external area access) Read timing BCLK t d(BCLK-CS) 30ns.max CSi tcyc t d(BCLK-AD) ...

Page 82

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 2-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 30ns.max CSi t d(BCLK-AD) ...

Page 83

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting and external area access) Read timing tcyc BCLK t d(BCLK-CS) 30ns.max CSi t d(BCLK-AD) ...

Page 84

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 2-wait setting, external area access and multiplexed bus selection) Read timing BCLK t d(BCLK-CS) 40ns.max CSi ...

Page 85

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Memory Expansion Mode and Microprocessor Mode (For 3-wait setting, external area access and multiplexed bus selection) Read timing tcyc BCLK t d(BCLK-CS) 40ns.max ...

Page 86

Under development This document is under development and its contents are subject to change. M16C/6N Group (M16C/6N5) Appendix 1. Package Dimensions JEITA Package Code RENESAS Code P-QFP100-14x20-0.65 PRQP0100JB 100 1 Index mark Z D ...

Page 87

REVISION HISTORY Rev. Date Page 1.00 Jun. 30, 2003 – First edition issued 2.00 Nov. 10, 2004 – Revised edition issued * Words standardizes (on-chip oscillator) * 100P6Q-A (100-pin version) is added. * Revised parts and revised contents are as ...

Page 88

REVISION HISTORY Rev. Date Page 2.00 Nov. 10, 2004 30 Table 5.6 A/D Conversion Characteristics: "Tolerance Level Impedance" is added. 31 Table 5.8 Power Supply Circuit Timing Characteristics: "t Figure 5.2 Power Supply Circuit Timing Diagram is added. 32 Table ...

Page 89

REVISION HISTORY Rev. Date Page 2.40 Aug. 25, 2006 7, 8 Tables 1.3 and 1.4 List of Pin Names (1)(2) are added. 9 Table 1.5 Pin Functions (1) • 3.0 to 5.5 V (Normal-ver.) is added to Description of Power ...

Page 90

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead ...

Related keywords