TEF6721HL/V1S,518 NXP Semiconductors, TEF6721HL/V1S,518 Datasheet - Page 35

IC FRONT END DGTL CAR RAD 64LQFP

TEF6721HL/V1S,518

Manufacturer Part Number
TEF6721HL/V1S,518
Description
IC FRONT END DGTL CAR RAD 64LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of TEF6721HL/V1S,518

Modulation Or Protocol
AM, FM, WB
Applications
AM/FM Radio Receiver
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Voltage - Supply
5V, 8.5V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Frequency
-
Sensitivity
-
Memory Size
-
Data Rate - Maximum
-
Current - Receiving
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935288831518
Philips Semiconductors
TEF6721HL_4
Product data sheet
Fig 7. Inaudible AF update timing diagram
AFHOLD signal is used to hold the quality information for signal processing of the main channel during the alternative
frequency jumps. PLL registers are loaded during load PLL = 1, but actual frequency jumps take place at the falling edge of
this signal. IF counting is carried out during AFSAMPLE = 1. 10 s after falling edge of AFSAMPLE result is valid for AF
and remains valid until read by microcontroller. Quality tests in IF DSP should take place during the HIGH phase of
AFSAMPLE.
t
t
t
t
1
2
3
4
is the internal TEF6721HL clock related logic delay: 100 s.
should be > 1.1 ms to ensure correct loading of PLL for the main channel.
should be > 0 to ensure inaudible update.
= 500 s.
audio output
AFSAMPLE
of IF DSP
AFHOLD
load PLL
I
2
C-bus
AF channel
AF = 1
t
1
0
t
2
1
Rev. 04 — 20 December 2005
main channel
AF = 1
2
quality test
3
t
3
4
t
4
5
Car radio tuner front-end for digital IF
6
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
7
TEF6721HL
t (ms)
8
mdb415
35 of 48

Related parts for TEF6721HL/V1S,518