SI4420-D1-FT Silicon Laboratories Inc, SI4420-D1-FT Datasheet - Page 11

no-image

SI4420-D1-FT

Manufacturer Part Number
SI4420-D1-FT
Description
IC TXRX FSK 915MHZ 5.4V 16-TSSOP
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI4420-D1-FT

Package / Case
16-TSSOP
Frequency
315MHz, 433MHz, 868MHz, and 915MHz
Data Rate - Maximum
256kbps
Modulation Or Protocol
FSK
Power - Output
-21dbm
Sensitivity
-109dBm
Voltage - Supply
2.2 V ~ 5.4 V
Current - Receiving
15mA
Current - Transmitting
26mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Number Of Receivers
2
Number Of Transmitters
2
Wireless Frequency
315 MHz to 915 MHz
Interface Type
SPI
Output Power
4 dBm to 8 dBm
Operating Supply Voltage
2.2 V to 5.4 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Supply Current
25 mA
Minimum Operating Temperature
- 40 C
Modulation
FSK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Applications
-
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1630-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI4420-D1-FT
Manufacturer:
SILICON
Quantity:
1 300
CONTROL INTERFACE
Commands (or TX data) to the transceiver are sent serially. Data bits on pin SDI are shifted into the device upon the rising edge of the clock
on pin SCK whenever the chip select pin nSEL is low. When the nSEL signal is high, it initializes the serial interface. All commands consist of
a command code, followed by a varying number of parameter or data bits. All data are sent MSB first (e.g. bit 15 for a 16-bit command). Bits
having no influence (don’t care) are indicated with X. The Power On Reset (POR) circuit sets default values in all control and command
registers.
The status information or received data can be read serially over the SDO pin. Bits are shifted out upon the falling edge of CLK signal. When
the nSEL is high, the SDO output is in a high impedance state.
The receiver will generate an interrupt request (IT) for the microcontroller - by pulling the nIRQ pin low - on the following events:
FFIT and FFOV are applicable when the FIFO is enabled. RGIT and RGUR are applicable only when the TX register is enabled. To identify the
source of the IT, the status bits should be read out.
Timing Specification
Timing Diagram
Symbol
t
t
t
t
t
t
t
t
CH
CL
SS
SH
SHI
DS
DH
OD
 The TX register is ready to receive the next byte (RGIT)
 The FIFO has received the preprogrammed amount of bits (FFIT)
 Power-on reset (POR)
 FIFO overflow (FFOV) / TX register underrun (RGUR)
 Wake-up timer timeout (WKUP)
 Negative pulse on the interrupt input pin nINT (EXT)
 Supply voltage below the preprogrammed value is detected (LBD)
Parameter
Clock high time
Clock low time
Select setup time (nSEL falling edge to SCK rising edge)
Select hold time (SCK falling edge to nSEL rising edge)
Select high time
Data setup time (SDI transition to SCK rising edge)
Data hold time (SCK rising edge to SDI transition)
Data delay time
Minimum value [ns]
25
25
10
10
25
5
5
10
Si4420
11

Related parts for SI4420-D1-FT