MCIMX27MOP4A Freescale Semiconductor, MCIMX27MOP4A Datasheet - Page 55

no-image

MCIMX27MOP4A

Manufacturer Part Number
MCIMX27MOP4A
Description
IC MPU I.MX27 19X19 473MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX27r
Datasheets

Specifications of MCIMX27MOP4A

Core Processor
ARM9
Core Size
32-Bit
Speed
400MHz
Connectivity
1-Wire, CAN, EBI/EMI, Ethernet, I²C, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, LCD, POR, PWM, WDT
Program Memory Type
ROMless
Ram Size
45K x 8
Voltage - Supply (vcc/vdd)
1.38 V ~ 1.52 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
473-LFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX27MOP4A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27MOP4A
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX27MOP4AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27MOP4AR2
Manufacturer:
FREESCALE
Quantity:
20 000
Freescale Semiconductor
1
2
3
4
5
Note:
The output SCLK transition time is tested with 25 pF drive.
T
T
T
T
wait
sclk
per
ipg
Num
t10
t11
t12
t13
ID
t1’
t2’
t3’
t5’
t6’
t7’
t1
t2
t3
t4
t5
t6
t7
t8
t9
= CSPI main clock IPG_CLOCK period
= CSPI reference baud rate clock period (PERCLK2)
= Wait time as per the Sample Period Control Register value.
= CSPI clock period
CSPI master SCLK cycle time
CSPI master SCLK high time
CSPI master SCLK low time
CSPI slave SCLK cycle time
CSPI slave SCLK high time
CSPI slave SCLK low time
CSPI SCLK transition time
SSn output pulse width
SSn input pulse width
SSn output asserted to first SCLK edge (SS output
setup time)
SSn input asserted to first SCLK edge (SS input
setup time)
CSPI master: Last SCLK edge to SSn deasserted
(SS output hold time)
CSPI slave: Last SCLK edge to SSn deasserted
(SS input hold time)
CSPI master: CSPI1_RDY low to SSn asserted
(CSPI1_RDY setup time)
CSPI master: SSn deasserted to CSPI1_RDY low
Output data setup time
Output data hold time
Input data setup time
Input data hold time
Parameter Description
Table 23. CSPI Interface Timing Parameters
i.MX27 and i.MX27L Data Sheet, Rev. 1.6
Symbol
t
t
t
t
t
t
Sdatao
Hdatao
t
t
t
t
t
t
t
Sdatai
Hdatai
t
t
clkoH
Wsso
t
t
clkoL
Hsso
t
clkiH
t
Wssi
Ssso
clkiL
Hssi
Srdy
Hrdy
Sssi
clko
clki
pr
1
(t
t
2T
clkoL
t
clkoL
clkiL
T
t
clkiL
Minimum
sclk
T
per
ipg
45.12
22.65
22.47
3T
2T
2T
T
T
or t
or t
60.2
30.1
30.1
or t
2
2.6
+ 20 ns
30
or t
per
ipg
0
5
sclk
sclk
+ 0.5
+T
per
clkoH
clkiH
clkoH
5
4
clkiH
wait
) -
or
or
3
Maximum
5T
Electrical Characteristics
8.5
-
per
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
55

Related parts for MCIMX27MOP4A