A3P250L-FGG256 Actel, A3P250L-FGG256 Datasheet - Page 107

FPGA - Field Programmable Gate Array 2.5K SYSTEM GATES

A3P250L-FGG256

Manufacturer Part Number
A3P250L-FGG256
Description
FPGA - Field Programmable Gate Array 2.5K SYSTEM GATES
Manufacturer
Actel
Datasheet

Specifications of A3P250L-FGG256

Processor Series
A3P250
Core
IP Core
Maximum Operating Frequency
781.25 MHz
Number Of Programmable I/os
157
Data Ram Size
36864
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Gates
250 K
Package / Case
FPBGA-256
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P250L-FGG256
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250L-FGG256
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
A3P250L-FGG256I
Manufacturer:
ACT
Quantity:
62
Part Number:
A3P250L-FGG256I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250L-FGG256I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Figure 2-23 • LVDS Circuit Diagram and Board-Level Implementation
OUTBUF_LVDS
Differential I/O Characteristics
Physical Implementation
Configuration of the I/O modules as a differential pair is handled by Actel Designer software when the
user instantiates a differential I/O macro in the design.
Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output
Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no
support for bidirectional I/Os or tristates with the LVPECL standards.
LVDS
Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It
requires that one data bit be carried through two signal lines, so two pins are needed. It also requires
external resistor termination.
The full implementation of the LVDS transmitter and receiver is shown in an example in
building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three
board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver
resistors are different from those used in the LVPECL implementation because the output standard
specifications are different.
Along with LVDS I/O, ProASIC3 also supports Bus LVDS structure and Multipoint LVDS (M-LVDS)
configuration (up to 40 nodes).
FPGA
P
N
Bourns Part Number: CAT16-LV4F12
165 Ω
165 Ω
140 Ω
R e v i s i o n 9
Z
Z
0
0
= 50 Ω
= 50 Ω
100 Ω
N
P
ProASIC3L Low Power Flash FPGAs
FPGA
+
Figure
INBUF_LVDS
2-23. The
2- 93

Related parts for A3P250L-FGG256