A3P250L-FGG256 Actel, A3P250L-FGG256 Datasheet - Page 138

FPGA - Field Programmable Gate Array 2.5K SYSTEM GATES

A3P250L-FGG256

Manufacturer Part Number
A3P250L-FGG256
Description
FPGA - Field Programmable Gate Array 2.5K SYSTEM GATES
Manufacturer
Actel
Datasheet

Specifications of A3P250L-FGG256

Processor Series
A3P250
Core
IP Core
Maximum Operating Frequency
781.25 MHz
Number Of Programmable I/os
157
Data Ram Size
36864
Supply Voltage (max)
1.26 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Gates
250 K
Package / Case
FPBGA-256
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P250L-FGG256
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250L-FGG256
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
A3P250L-FGG256I
Manufacturer:
ACT
Quantity:
62
Part Number:
A3P250L-FGG256I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250L-FGG256I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
ProASIC3L DC and Switching Characteristics
2- 12 4
Table 2-202 • A3P1000L Global Resource – Applies to 1.5 V DC Core Voltage
Table 2-203 • A3P1000L Global Resource – Applies to 1.2 V DC Core Voltage
Parameter
t
t
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element,
3. For specific junction temperature and voltage supply levels, refer to
Parameter
t
t
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element,
3. For specific junction temperature and voltage supply levels, refer to
RCKL
RCKH
RCKMPWH
RCKMPWL
RCKSW
RCKL
RCKH
RCKMPWH
RCKMPWL
RCKSW
RMAX
RMAX
element, located in a lightly loaded row (single element is connected to the global net).
located in a fully loaded row (all available flip-flops are connected to the global net in the row).
values.
element, located in a lightly loaded row (single element is connected to the global net).
located in a fully loaded row (all available flip-flops are connected to the global net in the row).
values.
Input Low Delay for Global Clock
Input High Delay for Global Clock
Minimum Pulse Width High for Global Clock
Minimum Pulse Width Low for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
Input Low Delay for Global Clock
Input High Delay for Global Clock
Minimum Pulse Width High for Global Clock
Minimum Pulse Width Low for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
Commercial-Case Conditions: T
Commercial-Case Conditions: T
Description
Description
R e visio n 9
J
J
= 70°C, VCC = 1.425 V
= 70°C, VCC = 1.14 V
Min.
Min.
1.02
1.01
1.61
1.60
Table 2-6 on page 2-7
Table 2-6 on page 2-7
1
1
–1
–1
Max.
Max.
1.26
1.29
0.28
1.89
1.92
0.33
2
2
Min.
Min.
1.20
1.18
1.89
1.88
Std.
1
Std.
1
Max.
Max.
1.48
1.52
0.33
2.22
2.26
0.39
for derating
for derating
2
2
Units
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A3P250L-FGG256