73M1866B-IMR/F Maxim Integrated Products, 73M1866B-IMR/F Datasheet - Page 63

no-image

73M1866B-IMR/F

Manufacturer Part Number
73M1866B-IMR/F
Description
MICRODAA SGL PCM HIGHWAY 42-QFN
Manufacturer
Maxim Integrated Products
Series
MicroDAA™r
Datasheets

Specifications of 73M1866B-IMR/F

Includes
PCM Highway
Function
Data Access Arrangement (DAA)
Interface
PCM, Serial, SPI
Number Of Circuits
1
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
42-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Power (watts)
-
DS_1x66B_001
9.6
The architecture of the 73M1x66B is unique in that the isolation barrier device, an inexpensive pulse
transformer, is used to provide power and also bidirectional data between the Host-Side Device and the
Line-Side Device. When the 73M1x66B is on hook, all the power for the Line-Side Device is provided
over the barrier interface. After the Line-Side Device goes off hook, the telco line supplies approximately
8 mA to the Line-Side Device while the host provides the remainder across the barrier. It is also possible
to power the Line-Side Device entirely from the line provided there is at least 17 mA of loop current
available. Setting the ENLPW bit enables this mode and turns off the power supplied across the barrier.
There is a penalty in using this mode in that the noise and dynamic range are about 6 dB worse than with
the Barrier Powered Mode. It is therefore recommended that the Line Powered Mode be reserved for
applications where the absolute minimum power from the host side is a priority and the reduction in
performance can be tolerated.
Figure 32 shows the AC and DC circuits of the Line-Side Device.
The DCIV bits control the voltage versus current characteristics of the 73M1x66B by monitoring the
voltage at the line divided down by the ratios of (R3+R4)/R4 (5:1) measured at the DCI pin. This voltage
does not include the voltage across the Q4 and the bridge. When both the ENAC and ENDC bits are set
(the hold mode), the DCIV characteristics follow approximately a 50 Ω load line offset by a factor
determined by the DCIV bits. If ENDC=1 and ENAC=0, the 73M1x66B will go into the ”Seize state mode”
and the DC voltage load characteristic will be reduced to meet the Australian seize voltage requirements
regardless of the setting of the DCIV bits.
9.7
The 73M1x66B provides additional protection against improper operation during error and harmful
external events. These include power or communication failure with the Line-Side Device and the
detection of abnormal voltages and currents on the line. The basis of this protection is to ensure that
under these conditions the device is in the On-Hook state and the isolation is provided.
The following events will cause the 73M1x66 Line-Side Device to go to the On-Hook state if it is Off-Hook:
1. A Power-On Reset occurs while Off-Hook.
2. The non-transition timer function (see DISNTR) is triggered by the absence of any signal transitions
3. The power supply to the Line-Side Device is below normal operating levels.
Rev. 1.6
for more than 400 µs on the barrier interface, indicating a problem with communications.
Line-Side Device Operating Modes
Fail-Safe Operation of Line-Side Device
10
1
2
3
4
5
6
7
8
9
U2
DCI
RGN
RGP
OFH
VNX
SCP
MID
VPX
SRE
SRB
73M1916-20
OHS
DCG
DCD
DCS
RXM
VNS
ACS
VBG
RXP
VPS
TXM
DCI
20
19
18
17
16
15
14
13
12
11
Figure 32: Line-Side Device AC and DC Circuits
C4
10uF
+
DCD
TXM
RXM
RXP
1
TP14
OFH
R5 8.2
R58
R12
5.1K
240
1
MMBTA42
R65 200
1
2
3
3
2
4
BCP-56
Q7
Q6
1
MMBTA42
SRB
SRE
3
2
Q3
1
1
R11
5.1K
2
3
3
2
Q4
MMBTA92
Q5
412K, 1%
MMBTA06
73M1866B/73M1966B Data Sheet
R3
R4
100K, 1%
BR1
HD04
1
+
4
3
-
2
63

Related parts for 73M1866B-IMR/F