AD9551BCPZ Analog Devices Inc, AD9551BCPZ Datasheet - Page 38

IC, CLOCK GENERATOR, 806MHZ, LFCSP-40

AD9551BCPZ

Manufacturer Part Number
AD9551BCPZ
Description
IC, CLOCK GENERATOR, 806MHZ, LFCSP-40
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9551BCPZ

Clock Ic Type
Clock Generator
Ic Interface Type
SCI
Frequency
806MHz
No. Of Outputs
2
Supply Current
169mA
Digital Ic Case Style
LFCSP
No. Of Pins
40
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9551BCPZ-REEL7
Manufacturer:
ADI
Quantity:
3 000
AD9551
OUT1 Driver Control (Register 0x32)
Table 33.
Address
0x32
Input PLL Control (Register 0x33)
Table 34.
Address
0x33
Bit
7
6
[5:4]
[3:0]
Bit
7
6
[5:3]
[2:1]
0
Bit Name
Loop filter sample rate control
Select 2× frequency divider
Select crystal frequency
Unused
Bit Name
OUT1 drive strength
OUT1 power-down
OUT1 mode control
OUT1 CMOS polarity
Enable SPI control of OUT1
driver control
Description
Controls the output drive capability of the OUT1 driver.
0 = weak.
1 = strong (default).
Controls power-down functionality of the OUT1 driver.
0 = OUT1 active (default).
1 = OUT1 powered down.
OUT1 driver mode selection.
000 = CMOS, both pins active.
001 = CMOS, positive pin active, negative pin tristate.
010 = CMOS, positive pin tristate, negative pin active.
011 = CMOS, both pins tristate.
100 = LVDS.
101 = LVPECL (default).
110 = not used.
111 = not used.
Selects the polarity of the OUT1 pins in CMOS mode.
00 = positive pin logic is true = 1, false = 0/negative pin logic is true = 0, false = 1 (default).
01 = positive pin logic is true = 1, false = 0/negative pin logic is true = 1, false = 0.
10 = positive pin logic is true = 0, false = 1/negative pin logic is true = 0, false = 1.
11 = positive pin logic is true = 0, false = 1/negative pin logic is true = 1, false = 0.
These bits are ineffective unless Bits[5:3] select CMOS mode.
Controls OUT1 driver functionality.
0 = OUT1 is LVDS or LVPECL, per the OUTSEL pin (Pin 16) (default).
1 = OUT1 functionality defined by Bits[7:1].
Description
Select/bypass 8× clock divider to the digital loop filter.
0 = selected (default).
1 = bypassed.
Select/bypass the 2× frequency divider.
0 = bypassed (default).
1 = selected.
Note that this bit is not functional in 19.44 MHz mode.
Select the crystal frequency for 19.44 MHz mode.
00 = 52.000 MHz (default).
01 = 50.000 MHz.
10 = 49.860 MHz.
11 = 49.152 MHz.
Note that these bits are functional only in 19.44 MHz mode.
Unused.
Rev. B | Page 38 of 40

Related parts for AD9551BCPZ