CDB4350 Cirrus Logic Inc, CDB4350 Datasheet - Page 34

no-image

CDB4350

Manufacturer Part Number
CDB4350
Description
Eval Bd 105dB 192kHz DAC W/PLL
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB4350

Number Of Dac's
2
Number Of Bits
24
Outputs And Type
2, Differential
Sampling Rate (per Second)
192k
Data Interface
Serial
Dac Type
Voltage
Voltage Supply Source
Single
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
CS4350
Description/function
Audio D/A
Operating Supply Voltage
12 V
Product
Audio Modules
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
CS4350
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant, Contains lead / RoHS non-compliant
Other names
598-1517
34
8.6.2
8.6.3
8.6.4
8.7
8.7.1
PDN
7
0
Misc. Control - Register 08h
Soft Ramp and Zero Cross
Soft Ramp and Zero Cross Enable dictate that signal level changes, either by attenuation changes or mut-
ing, will occur in 1/8 dB steps and be implemented on a signal zero crossing. The 1/8 dB level change will
occur after a time-out period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample
rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored
and implemented for each channel.
Soft Volume Ramp-Up after Error (RMP_UP) Bit 5
Function:
When set to 1 (default), an un-mute will be performed after executing a filter mode change, after LRCK is
lost, and after changing the Functional Mode. This un-mute is affected, similar to attenuation changes, by
the Soft and Zero Cross bits in the Volume and Mixing Control register.
When set to 0, an immediate un-mute is performed in these instances.
Note:
Soft Ramp-Down before Filter Mode Change (RMP_DN) Bit 4
Function:
When set to 1 (default), a mute will be performed prior to executing a filter mode change. This mute is
affected, similar to attenuation changes, by the Soft and Zero Cross bits in the Volume and Mixing Control
register.
When set to 0, an immediate mute is performed prior to executing a filter mode change.
Note:
Interpolation Filter Select (FILT_SEL) Bit 2
Function:
When set to 0 (default), the Interpolation Filter has a fast roll off.
When set to 1, the Interpolation Filter has a slow roll off.
The specifications for each filter can be found in the
sponse” on page
Power Down (PDN) Bit 7
Function:
When set to 1 the entire device will enter a low-power state and the contents of the control registers will
be retained. The power-down bit defaults to ‘0’ on power-up.
Reserved
For best results, it is recommended that this feature be used in conjunction with the RMP_DN bit.
For best results, it is recommended that this feature be used in conjunction with the RMP_UP bit.
6
0
12, and response plots can be found in
FREEZE
5
0
POPG_EN
4
1
RMCK_CTRL1 RMCK_CTRL0 R_SELECT1
”Combined Interpolation & On-Chip Analog Filter Re-
3
0
Figures 25
2
0
through 30.
1
0
R_SELECT0
CS4350
DS691F1
0
0

Related parts for CDB4350