ISL5416KIZ Intersil, ISL5416KIZ Datasheet - Page 54

no-image

ISL5416KIZ

Manufacturer Part Number
ISL5416KIZ
Description
IC,Downconverter,BGA,256PIN,PLASTIC
Manufacturer
Intersil
Datasheet

Specifications of ISL5416KIZ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL5416KIZ
Manufacturer:
INTERSIL
Quantity:
2
Part Number:
ISL5416KIZ
Manufacturer:
INTERSIL
Quantity:
20 000
Register IWA = *015h is used to add delay to a channel. The output timing is unaffected (except at startup from reset). but the
group delay of the channel is adjusted. If the IHBF and HOIF are both enabled, the total delay range is 0 to 1023/256 FIR2 output
sample periods. NOTE: The HOIF can be enabled with no rate change by setting the NCO2 register (IWA = *013h and *014h) to
zero and setting the bit 22 of IWA = *001h.
P(31:0)
P(31:0)
P(31:0)
P(31:0)
P(31:0)
31:16
31:16
31:11
31:0
15:0
31:0
15:0
10:9
7:0
8
RSout(48:16). This NCO sets the re-sampler output sample rate when the IHBF/Resampler block is enabled. If the HOIF is bypassed,
this is 2x the AGC (and FIR2) output rate. NOTE that the re-sampler only interpolates. The re-sampler output can be decimated using
a counter. The decimation is programmed in IWA = *007h, bits 18:16.
Fout = Fs * RSout / (2^48), where RSout = 0 to 2^48 -1, Fout = 0 to ~Fs.
Bits 48:16 of the active register are read back at this location.
If HOIF is enabled, then F
If IHBF is enabled, HOIF disabled, then F
RSout(15:0). See IWA = *011h. Bits 15:0 of the active register are read back at this location.
UNUSED.
RSin(48:16). This NCO sets the output sample rate for the FIFO (input sample rate to the IHBF/Resampler block) when the
IHBF/Resampler block is enabled. If the HOIF is bypassed, this has no effect.
Fin = Fout * RSin / (2^48), where RSin = 0 to 2^48 -1, Fin = 0 to ~Fout.
Fin should be set equal to the output sample rate of FIR2 (Fs / (CICdeci * FIR1deci * FIR2deci)).
Bits 48:16 of the active register are read back at this location.
RSin(15:0). See IWA = *013.
Bits 15:0 of the active register are read back at this location.
UNUSED.
RESERVED. Set to 0.
FIFO DEPTH. After reset, the FIFO waits until it reaches a depth of 2 + this value (total of 2, 3, 4, or 5) before allowing FIFO reads.
These bits can be used to add delay in increments of the FIR2 output sample rate.
HOIF or IHBF must be enabled.
HOIF INPUT DELAY.
1 = one HOIF input sample delay is added.
HOIF must be enabled.
RESAMPLER PHASE OFFSET. Allows the output sample timing to be shifted in increments of 1/256 the HOIF input period.
00 = least delay.
FF = most delay.
HOIF must be enabled.
TABLE 72. NCO 1 OUTPUT RATE -- LOWER 16 BITS (IWA = *012h) RESET STATE = 0x00000000h
TABLE 74. NCO 2 INPUT RATE -- LOWER 16 BITS (IWA = *014h)
TABLE 71. NCO 1 OUTPUT RATE -- TOP 32 BITS (IWA = *011h) RESET STATE = 0x00000000h
TABLE 73. NCO 2 INPUT RATE -- TOP 32 BITS (IWA = *013h)
54
TABLE 75. PHASE OFFSET (IWA = *015h) RESET STATE = 0x00000000h
out
must be
F
out
CLK
must be
/2
ISL5416
F
CLK
FUNCTION
FUNCTION
FUNCTION
FUNCTION
FUNCTION
RESET STATE = 0x00000000h
RESET STATE = 0x00000000h

Related parts for ISL5416KIZ