AD7732BRU Analog Devices Inc, AD7732BRU Datasheet - Page 27

no-image

AD7732BRU

Manufacturer Part Number
AD7732BRU
Description
Analog/Digital Converter IC Number Of Bits:24
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7732BRU

Interface Type
Serial
Supply Voltage Max.
5V
Package/case
24-TSSOP
Leaded Process Compatible
No
A/d, D/a Features
DSP, MicroWire, QSPI, SPI
Adc Resolution
24-Bit
Rohs Status
RoHS non-compliant
Number Of Bits
24
Sampling Rate (per Second)
15.4k
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
100mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
28-TSSOP (0.173", 4.40mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
EVAL-AD7732EBZ - BOARD EVAL FOR AD7732
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7732BRU-REEL7
Manufacturer:
TI
Quantity:
16 700
Part Number:
AD7732BRUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7732BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7732BRUZ-REEL7
Manufacturer:
ADI
Quantity:
1 000
Analog Input’s Extended Voltage Range
The AD7732 output data code span corresponds to the nominal
input voltage range. The ADC is functional outside the nominal
input voltage range, but the performance might degrade. The
sigma-delta modulator was designed to fully cover a ±11.6 V
differential input voltage; outside this range, the performance
might degrade more rapidly. The adjacent channels are not
affected by up to ±16.5 V absolute analog input voltage
(Figure 8).
When the CLAMP bit in the mode register is set to 1, the
channel data register will be digitally clamped to either all 0s or
all 1s when the analog input voltage goes outside the nominal
input voltage range.
As shown in Table 16 and Table 17, when CLAMP = 0, the data
reflects the analog input voltage outside the nominal voltage
range. In this case, the SIGN and OVR bits in the channel status
register should be considered along with the data register value
to decode the actual conversion result.
Note that the OVR bit in the channel status register is generated
digitally from the conversion result and indicates the sigma-
delta modulator (nominal) overrange. The OVR bit DOES NOT
indicate exceeding the AIN pin’s absolute voltage limits.
Table 16. Extended Input Voltage Range,
Nominal Voltage Range ±10 V, 16 Bits, CLAMP = 0
Input (V)
11.60039
10.00061
10.00031
10.00000
0.00031
0.00000
–0.00031
–10.00000
–10.00031
–10.00061
–11.60040
BIAS(+)
BI AS(–)
AI N(+)
AIN(–)
MULTIPLEXER
Data (hex)
147B
0001
0000
FFFF
8001
8000
7FFF
0000
FFFF
FFFE
EB85
CHOP
BUFFER
f
MCLK
Figure 24. Channel Signal Chain Diagram with Chopping Enabled
/2
SIGN
0
0
0
0
0
0
1
1
1
1
1
MODULATOR
f
MCLK
Σ−∆
OVR
1
1
1
0
0
0
0
0
1
1
1
/2
Rev. 0 | Page 27 of 32
DIGITAL
FILTER
Table 17. Extended Input Voltage Range, Nominal
Voltage Range 0 V to +10 V, 16 Bits, CLAMP = 0
Input (V)
11.60006
10.00031
10.00015
10.00000
0.00015
0.00000
–0.00015
Chopping
With chopping enabled, the multiplexer repeatedly reverses the
ADC inputs. Every output data result is then calculated as an
average of two conversions, the first with the positive and the
second with the negative offset term included. This effectively
removes any offset error of the input buffer and sigma-delta
modulator.
However, chopping is applied only behind the input resistor
divider stage; therefore, chopping does not eliminate the offset
error and drifts caused by the resistors. Figure 24 shows the
channel signal chain with chopping enabled.
CHOP
+
-
(CALIBRATIONS)
ARITHMETIC
SCALING
Data (hex)
28F5
0001
0000
FFFF
0001
0000
0000
INTERFACE
DIGITAL
SIGN
0
0
0
0
0
0
1
OUTPUT DATA
AT THE SELECTED
DATA RATE
AD7732
OVR
1
1
1
0
0
0
1

Related parts for AD7732BRU