AD9866BCPZ Analog Devices Inc, AD9866BCPZ Datasheet - Page 43

IC,MODEM CIRCUIT,ANALOG FRONT END,CMOS,LLCC,64PIN,PLASTIC

AD9866BCPZ

Manufacturer Part Number
AD9866BCPZ
Description
IC,MODEM CIRCUIT,ANALOG FRONT END,CMOS,LLCC,64PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9866BCPZ

Rf Type
HPNA, VDSL
Features
12-bit ADC(s), 12-bit DAC(s)
Package / Case
64-LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Frequency
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9866BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9866BCPZRL
Manufacturer:
SAMSUNG
Quantity:
2 100
various functional blocks, RESET returning high should occur
no less than 10 ms upon power-up. If a digital reset signal from
a microprocessor reset circuit (such as ADM1818) is not
available, a simple R-C network referenced to DVDD can be
used to hold RESET low for approximately 10 ms upon power-
up.
ANALOG AND DIGITAL LOOPBACK TEST MODES
The AD9866 features analog and digital loopback capabilities
that can assist in system debug and final test. Analog loopback
routes the digital output of the ADC back into the Tx data path
prior to the interpolation filters such that the Rx input signal
can be monitored at the output of the TxDAC or IAMP. As a
result, the analog loopback feature can be used for a half- or
full-duplex interface to allow testing of the functionality of the
entire IC (excluding the digital data interface).
For example, the user can configure the AD9866 with similar
settings as the target system, inject an input signal (sinusoidal
waveform) into the Rx input, and monitor the quality of the
Rev. A | Page 43 of 48
reconstructed output from the TxDAC or IAMP to ensure a
minimum level of performance. In this test, the user can
exercise the RxPGA as well as validate the attenuation char-
acteristics of the RxLPF. Note that the RxPGA gain setting
should be selected such that the input does not result in clipping
of the ADC.
Digital loopback can be used to test the full-duplex digital
interface of the AD9866. In this test, data appearing on the
Tx[5:0] port is routed back to the Rx[5:0] port, thereby
confirming proper bus operation. The Rx port can also be
three-stated for half- and full-duplex interfaces.
Table 26. SPI Registers for Test Modes
Address (Hex)
0x0D
Bit
(7)
(6)
(5)
Description
Analog loopback
Digital loopback
Rx port three-state
AD9866

Related parts for AD9866BCPZ