ADCLK846/PCBZ Analog Devices Inc, ADCLK846/PCBZ Datasheet - Page 4

no-image

ADCLK846/PCBZ

Manufacturer Part Number
ADCLK846/PCBZ
Description
Evaluation Kit 1.8V 6:VDS/12 CMOS Cl
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADCLK846/PCBZ

Design Resources
Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121)
Main Purpose
Timing, Clock Buffer / Driver / Receiver / Translator
Utilized Ic / Part
ADCLK846
Primary Attributes
6 LVDS/12 CMOS Outputs
Secondary Attributes
CMOS, LVDS Outputs
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Embedded
-
Lead Free Status / Rohs Status
Supplier Unconfirmed
ADCLK846
TIMING CHARACTERISTICS
Table 2.
Parameter
LVDS OUTPUTS
CMOS OUTPUTS
LVDS-TO-CMOS OUTPUT SKEW
1
2
3
This is the difference between any two similar delay paths while operating at the same voltage and temperature.
Measured at rising edge of clock signal.
Calculated from SNR of ADC method.
Output Rise/Fall Time
Propagation Delay, CLK-to-LVDS Output
Output Skew
Additive Time Jitter
Output Rise/Fall Time
Propagation Delay, CLK-to-CMOS Output
Output Skew
Additive Time Jitter
LVDS Output(s) and CMOS Output(s)
Temperature Coefficient
All LVDS Outputs on the Same Part
All LVDS Outputs Across Multiple Parts
Integrated Random Jitter
Broadband Random Jitter
Crosstalk-Induced Jitter
Temperature Coefficient
All CMOS Outputs on the Same Part
All CMOS Outputs Across Multiple Parts
Integrated Random Jitter
Broadband Random Jitter
Crosstalk-Induced Jitter
on the Same Part
2
1
2
3
2
Symbol
t
t
t
t
R
PD
R
PD
, t
, t
F
F
Min
1.5
2.5
0.8
Rev. B | Page 4 of 16
Typ
2.0
260
3.2
2.2
260
135
2.0
54
74
86
150
525
56
100
Max
235
2.7
65
390
950
4.2
175
640
1.6
Unit
ps
ns
ps/°C
ps
ps
fs rms
fs rms
fs rms
fs rms
fs rms
ps
ns
ps/°C
ps
ps
fs rms
fs rms
fs rms
ns
Conditions
Termination = 100 Ω differential; 3.5 mA
20% to 80% measured differentially
V
BW = 12 kHz to 20 MHz, CLK = 1000 MHz
BW = 50 kHz to 80 MHz, CLK = 1000 MHz
BW = 10 Hz to 100 MHz, CLK = 1000 MHz
Input slew rate = 1 V/ns
Calculated from spur energy with an interferer
10 MHz offset from carrier
Termination = open
20% to 80%; CMOS load = 10 pF
10 pF load
BW = 12 kHz to 20 MHz, CLK = 200 MHz
Input slew = 2 V/ns; see Figure 11
Calculated from spur energy with an interferer
10 MHz offset from carrier
CMOS load = 10 pF and LVDS load = 100 Ω
ICM
= V
REF
, V
ID
= 0.5 V

Related parts for ADCLK846/PCBZ