ADSP-21261SKBC-150 Analog Devices Inc, ADSP-21261SKBC-150 Datasheet - Page 5

150 MHz, 32Bit DSP Processor.

ADSP-21261SKBC-150

Manufacturer Part Number
ADSP-21261SKBC-150
Description
150 MHz, 32Bit DSP Processor.
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr
Datasheet

Specifications of ADSP-21261SKBC-150

Interface
DAI, SPI
Clock Rate
150MHz
Non-volatile Memory
ROM (384 kB)
On-chip Ram
128kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
136-CSPBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21261SKBC-150
Manufacturer:
AD
Quantity:
30
element are arranged in parallel, maximizing computational
throughput. Single multifunction instructions execute parallel
ALU and multiplier operations. In SIMD mode, the parallel
ALU and multiplier operations occur in both processing ele-
ments. These computation units support IEEE 32-bit single
precision floating-point, 40-bit extended precision floating-
point, and 32-bit fixed-point data formats.
Data Register File
A general-purpose data register file is contained in each
processing element. The register files transfer data between the
computation units and the data buses, and store intermediate
results. These 10-port, 32-register (16 primary, 16 secondary)
register files, combined with the ADSP-2126x enhanced Har-
vard architecture, allow unconstrained data flow between
computation units and internal memory. The registers in PEX
are referred to as R0–R15 and in PEY as S0–S15.
Single-Cycle Fetch of Instruction and Four Operands
The ADSP-21261 features an enhanced Harvard architecture in
which the data memory (DM) bus transfers data and the pro-
gram memory (PM) bus transfers both instructions and data
(see
gram and data memory buses and on-chip instruction cache,
(OPTI ONAL)
(OP TIONAL)
Figure 1 on Page
DAC
CLOCK
ADC
S DAT
S DAT
CLK
CLK
FS
FS
2
2
3
1). With the ADSP-21261’s separate pro-
CLKI N
XTAL
CLK_ CFG 1– 0
BOOTCFG1– 0
FLAG 3– 1
DAI_ P19
DAI_ P1 8
DAI_P 20
DAI_ P1
DAI_P 2
DAI_P 3
DAI
RESE T
ADS P-21261
SRU
CLK
FS
Figure 2. ADSP-21261 System Sample Configuration
PCG A
P CGB
SCLK0
SFS0
SD0A
SD0B
S PORT0
Rev. 0 | Page 5 of 44 | March 2006
SP ORT1
SPO RT2
S PORT3
J TAG
6
CLKOUT
AD15 –0
FLAG0
ALE
W R
RD
the processor can simultaneously fetch four operands (two over
each data bus) and one instruction (from the cache), all in a
single cycle.
Instruction Cache
The ADSP-21261 includes an on-chip instruction cache that
enables three-bus operation for fetching an instruction and four
data values. The cache is selective—only the instructions whose
fetches conflict with PM bus data accesses are cached. This
cache allows full-speed execution of core, looped operations
such as digital filter multiply-accumulates, and FFT butterfly
processing.
Data Address Generators with Zero-Overhead Hardware
Circular Buffer Support
The ADSP-21261’s two data address generators (DAGs) are
used for indirect addressing and implementing circular data
buffers in hardware. Circular buffers allow efficient program-
ming of delay lines and other data structures required in digital
signal processing, and are commonly used in digital filters and
Fourier transforms. The two DAGs of the ADSP-21261 contain
sufficient registers to allow the creation of up to 32 circular buff-
ers (16 primary register sets, 16 secondary). The DAGs
automatically handle address pointer wraparound, reduce over-
head, increase performance, and simplify implementation.
Circular buffers can start and end at any memory location.
LATCH
ADDR
W E
DATA
OE
CS
BOOT ROM
PARALLE L
I/O DEVICE
RAM, ROM
PO RT
ADSP-21261

Related parts for ADSP-21261SKBC-150