CS42L52-CNZR Cirrus Logic Inc, CS42L52-CNZR Datasheet - Page 27

IC,Soundcard Circuits,LLCC,40PIN,PLASTIC

CS42L52-CNZR

Manufacturer Part Number
CS42L52-CNZR
Description
IC,Soundcard Circuits,LLCC,40PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Type
Stereo Audior
Datasheet

Specifications of CS42L52-CNZR

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
1 / 1
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
99 / 98
Voltage - Supply, Analog
1.65 V ~ 2.63 V
Voltage - Supply, Digital
1.65 V ~ 2.63 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
40-QFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1580 - REFERENCE DESIGN FOR CS42L52598-1508 - BOARD EVAL FOR 42LDB1 CODEC598-1505 - BOARD EVAL FOR CS42L52 CODEC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42L52-CNZR
Manufacturer:
MINI
Quantity:
2 300
Part Number:
CS42L52-CNZR
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS42L52-CNZR
0
Company:
Part Number:
CS42L52-CNZR
Quantity:
14 000
DS680F1
4.2.1
4.2.2
MIC Inputs
The input pins 21, 22, 23, and 24 accept stereo line-level or microphone signals. For microphone inputs,
either single-ended or differential configuration is allowed, providing programmable pre-amplification of
low-level signals. In the single-ended configuration, an internal MUX chooses one of two stereo sets (se-
lection is made independently on channels A and B). In the differential configuration, an internal voltage
follower cascaded with the pre-amplifier maintains high input impedance and provides noise rejection
above the MICxGAIN setting. The pre-amps are biased to VQ in both configurations.
Automatic Level Control (ALC)
When enabled, the ALC monitors the analog input signal after the digital attenuator, detects when peak
levels exceed the maximum (MAX) threshold settings, and responds by applying attenuation as neces-
sary to maintain the resulting level below the MAX threshold. To apply this attenuation, the ALC first low-
ers the PGA gain settings and then increases the digital attenuation levels. All attenuation is applied at a
programmable attack rate.
When input signal levels fall below the minimum (MIN) threshold, the ALC responds by removing any at-
tenuation that it has previously applied until all ALC-applied attenuation has been removed or until the
MAX threshold is again crossed. To remove this attenuation, the ALC first decreases the digital attenua-
tion levels and then increases the PGA gain. All attenuation is removed at a programmable release rate.
It should be noted that the ALC is applied independently to channels A and B with one exception: the input
signals on both channels A and B must be below the MIN threshold in order for the ALC attenuation to be
released on channel B.
Attack and release rates are affected by the ADC soft-ramp/zero-cross settings and sample rate, Fs. ALC
soft-ramp and zero-cross dependency may be independently enabled/disabled.
Recommended settings: Best level control may be realized with the fastest attack and slowest release
setting with soft ramp enabled in the control registers.
Notes:
1. When ALC x is enabled and the PGAxVOL[5:0] is set above 12 dB, the ADCxVOL[7:0] should not be
2. The maximum realized gain must be set in the PGAxVOL register. The ALC will only apply the gain
3. The ALC maintains the output signal between the MIN and MAX thresholds. As the input signal level
Referenced Control
MICxCFG ............................
PDN_MICx ..........................
MICxGAIN ...........................
Figure 6. Single-Ended MIC Configuration
MIC1A
MIC2A
MIC1B
MIC2B
set below 0 dB.
set in the PGAxVOL.
23
21
24
22
MICACFG=’0'b
MICBCFG=’0'b
MICASEL
MICBSEL
VQ
VQ
MICAGAIN[4:0]
MICBGAIN[4:0]
+
-
+
-
Register Location
“MICx Configuration” on page 55
“Power Down MICx” on page 43
“MICx Gain” on page 55
PDN_MICA=’0'b
PDN_MICB=’0'b
16..32 dB/
1 dB steps
16..32 dB/
1 dB steps
to summing
PGA A
to summing
PGA B
5/13/08
Figure 7. Differential MIC Configuration
MIC1-
MIC1+
MIC2-
MIC2+
Note: Output to PGA = (MIC
23
21
24
22
MICACFG=’1'b
MICBCFG=’1'b
+
+
-
-
+
MICAGAIN[4:0]
MICBGAIN[4:0]
- MIC
+
-
+
-
-
)*gain + MIC
PDN_MICA=’0'b
PDN_MICB=’0'b
16..32 dB/
1 dB steps
16..32 dB/
1 dB steps
-
CS42L52
to summing
PGA A
to summing
PGA B
27

Related parts for CS42L52-CNZR