CS4954-CQZR Cirrus Logic Inc, CS4954-CQZR Datasheet - Page 15

no-image

CS4954-CQZR

Manufacturer Part Number
CS4954-CQZR
Description
IC NTSC/PAL Digital Video Encoder
Manufacturer
Cirrus Logic Inc
Type
Video Encoderr
Datasheet

Specifications of CS4954-CQZR

Voltage - Supply, Analog
3.15 V ~ 5.25 V
Voltage - Supply, Digital
3.15 V ~ 5.25 V
Mounting Type
Surface Mount
Package / Case
48-TQFP, 48-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CDB4955A - EVALUATION BOARD FOR CS4955A
Applications
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4954-CQZR
Manufacturer:
NXP
Quantity:
11 000
Part Number:
CS4954-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4954-CQZR
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS4954-CQZR
Quantity:
278
4.12
The CS4954/5 encodes the most common teletext
formats, such as European Teletext, World Stan-
dard Teletext (PAL and NTSC), and North Ameri-
can Teletext (NABTS).
Teletext data can be inserted in any of the TV lines
(blanking lines as well as active lines). In addition
the blanking lines can be individually allocated for
Teletext instantiation.
The input timing for teletext data is user program-
mable. See the section Teletext Services for further
details.
Teletext data can be independently inserted on ei-
ther one or all of the CVBS_1, CVBS_2, or S-video
signals.
4.13
Insertion of wide-screen signal encoding for PAL
and NTSC standards is supported and CGMS
(Copy Generation Management System) for NTSC
in Japan. Wide-screen signals are inserted in lines
23 and 336 for PAL, and lines 20 and 283 for
NTSC.
4.14
This chip supports the transmission of control sig-
nals in the vertical blanking time interval according
to SMPTE RP 188 recommendations. VBI encoded
data can be independently inserted into any or all of
CVBS_1, CVBS_2 or S-video signals.
4.15
The control and configuration of the CS4954/5 is
accomplished primarily through the control regis-
ter block. All of the control registers are uniquely
addressable via the internal address register. The
control register bits are initialized during device
RESET.
DS278F6
Teletext Services
Wide-Screen Signaling Support and
CGMS
VBI Encoding
Control Registers
See the Programming section of this data sheet for
the individual register bit allocations, bit operation-
al descriptions, and initialization states.
4.16
The digital circuits are completely scanned by an
internal scan chain, thus providing close to 100%
fault coverage.
5.
5.1
The CS4954/5 is equipped with an active low asyn-
chronous reset input pin, RESET. RESET is used to
initialize the internal registers and the internal state
machines for subsequent default operation. See the
electrical and timing specification section of this
data sheet for specific CS4954/5 device RESET
and power-on signal timing requirements and re-
strictions.
While the RESET pin is held low, the host interface
in the CS4954/5 is disabled and will not respond to
host-initiated bus cycles. All outputs are valid after
a time period following RESET pin low.
A device RESET initializes the CS4954/5 internal
registers to their default values as described by Ta-
ble 9, Control Registers. In the default state, the
CS4954/5 video DACs are disabled and the device
is internally configured to provide blue field video
data to the DACs (any input data present on the
V [7:0] pins is ignored at this time). Otherwise, the
CS4954/5 registers are configured for NTSC-M
output and ITU R.BT601 output timing operation.
At a minimum, the DAC Registers (0x04 and 0x05)
must be written (to enable the DACs) and the
IN_MODE bit of the CONTROL_0 Register
(0x01) must be set (to enable ITU R.BT601 data in-
put on V [7:0]) for the CS4954/5 to become opera-
tional after RESET.
OPERATIONAL DESCRIPTION
Testability
Reset Hierarchy
CS4954 CS4955
15

Related parts for CS4954-CQZR