CY7C028V-15AXC Cypress Semiconductor Corp, CY7C028V-15AXC Datasheet

IC,SRAM,64KX16,CMOS,QFP,100PIN,PLASTIC

CY7C028V-15AXC

Manufacturer Part Number
CY7C028V-15AXC
Description
IC,SRAM,64KX16,CMOS,QFP,100PIN,PLASTIC
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C028V-15AXC

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Asynchronous
Memory Size
1M (64K x 16)
Speed
15ns
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
428-1755
CY7C028V-15AXC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C028V-15AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C028V-15AXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Features
Notes
Cypress Semiconductor Corporation
Document #: 38-06078 Rev. *D
1. CY7C027V, and CY7C027AV are functionally identical.
2. I/O
3. I/O
4. A
5. BUSY is an output in master mode and an input in slave mode.
Logic Block Diagram
True dual-ported memory cells which allow
simultaneous access of the same memory location
32K x 16 organization (CY7C027V/027AV
64K x 16 organization (CY7C028V)
32K x 18 organization (CY7C037AV)
64K x 18 organization (CY7C038V)
0.35 micron Complementary metal oxide semiconductor
(CMOS) for optimum speed and power
High speed access: 15, 20, and 25 ns
Low operating power
Active: I
Standby: I
0
–A
8
0
–I/O
–I/O
14
for 32K; A
CC
15
7
R/W
UB
CE
CE
OE
I/O
I/O
A
A
CE
OE
R/W
SEM
BUSY
INT
UB
LB
LB
for x16 devices; I/O
0L
0L
SB3
for x16 devices; I/O
L
8/9L
0L
= 115 mA (typical)
L
0L
1L
L
L
L
L
L
–A
–A
L
L
L
L
–I/O
[4]
[4]
L
= 10 A (typical)
14/15L
14/15L
–I/O
[5]
0
[3]
–A
7/8L
[2]
15/17L
15
for 64K devices.
CE
0
9
–I/O
–I/O
15/16
L
8/9
8/9
8
17
for x18 devices.
for x18 devices.
Address
Decode
15/16
[1]
)
198 Champion Court
Control
3.3 V 32K/64K x 16/18 Dual-Port Static
I/O
True Dual-Ported
Semaphore
RAM Array
Arbitration
Interrupt
M/S
Control
Fully asynchronous operation
Automatic power-down
Expandable data bus to 32/36 bits or more using Master/Slave
chip select when using more than one device
On-chip arbitration logic
Semaphores included to permit software handshaking
between ports
INT flag for port-to-port communication
Separate upper-byte and lower-byte control
Dual chip enables
Pin select for Master or Slave
Commercial and Industrial temperature ranges
100-pin Pb-free Thin quad plastic flatpack (TQFP) and 100-pin
TQFP
I/O
San Jose
Address
Decode
15/16
,
CA 95134-1709
CY7C027V/027AV/028V
15/16
8/9
8/9
CE
R
CY7C037AV/038V
I/O
Revised November 25, 2010
8/9L
I/O
A
A
[5]
0R
0R
–I/O
0L
–A
–A
–I/O
[4]
[4]
BUSY
SEM
R/W
CE
CE
15/17R
14/15R
14/15R
R/W
[2]
INT
UB
LB
OE
CE
OE
UB
LB
[3]
7/8R
0R
1R
R
R
R
R
R
R
R
R
R
R
R
R
408-943-2600
RAM
[+] Feedback

Related parts for CY7C028V-15AXC

CY7C028V-15AXC Summary of contents

Page 1

... Features True dual-ported memory cells which allow ■ simultaneous access of the same memory location 32K x 16 organization (CY7C027V/027AV ■ 64K x 16 organization (CY7C028V) ■ 32K x 18 organization (CY7C037AV) ■ 64K x 18 organization (CY7C038V) ■ 0.35 micron Complementary metal oxide semiconductor ■ ...

Page 2

Contents Pin Configurations ........................................................... 3 Pin Configurations (continued) ........................................ 4 Selection Guide ................................................................ 4 Pin Definitions .................................................................. 5 Architecture ...................................................................... 5 Functional Description ..................................................... 5 Write Operation ........................................................... 5 Read Operation ........................................................... 5 Interrupts ..................................................................... 5 Busy ............................................................................ 6 Master/Slave ...

Page 3

... VCC 15 R/WL 16 OEL 17 GND 18 GND 19 I/O15L 20 I/O14L 21 I/O13L 22 I/O12L 23 I/O11L 24 I/O10L Note 6. This pin is NC for CY7C027V/027AV. Document #: 38-06078 Rev. *D Figure 1. 100-Pin TQFP (Top View CY7C028V (64K x 16) CY7C027V/027AV (32K x 16 CY7C027V/027AV/028V CY7C037AV/038V A9R 74 A10R 73 A11R 72 A12R 71 A13R 70 A14R 69 A15R [ LBR 65 ...

Page 4

Pin Configurations (continued) 100 A9L 1 A10L 2 A11L 3 A12L 4 A13L 5 A14L 6 [7] A15L 7 LBL 8 UBL 9 CE0L 10 CE1L 11 SEML 12 R/WL 13 OEL 14 VCC 15 GND 16 ...

Page 5

... CY7C027V/027AV/037AV, FFFE for the CY7C028V/38V) is the mailbox for the left port. When one port writes to the other port’s mailbox, an interrupt is generated to the owner. The interrupt is reset when the owner reads the contents of the mailbox ...

Page 6

Each port can read the other port’s mailbox without resetting the interrupt. The active state of the busy signal (to a port) prevents the port from setting the interrupt to the winning port. Also, an active busy to a port ...

Page 7

... Input capacitance IN C Output capacitance OUT Notes 8. Pulse width < 20 ns. 9. Industrial parts are available in CY7C028V and CY7C038V, CY7C027V/027AV only. 10 1/t = All inputs cycling 1/t (except output enable means no address or control lines change. This applies only to inputs at CMOS level standby I MAX ...

Page 8

590  OUTPUT 435  (a) Normal Load (Load 1) 3.0V GND Switching Characteristics Over the Operating Range Parameter Description Read Cycle t Read cycle time RC t Address to ...

Page 9

Switching Characteristics Over the Operating Range Parameter Description t Data hold from write end HD [17, 18] t R/W LOW to High Z HZWE [17, 18] t R/W HIGH to Low Z LZWE [21] t Write pulse to data delay ...

Page 10

Switching Waveforms Figure 4. Read Cycle No. 1 (Either Port Address Access) ADDRESS OHA DATA OUT PREVIOUS DATA VALID Figure 5. Read Cycle No. 2 (Either Port CE/OE Access) CE and DATA OUT ...

Page 11

Switching Waveforms (continued) Figure 7. Write Cycle No. 1: R/W Controlled Timing ADDRESS OE [32,33 R/W NOTE 35 DATA OUT DATA IN Figure 8. Write Cycle No Controlled Timing ADDRESS [32,33 R/W ...

Page 12

Switching Waveforms (continued) Figure 9. Semaphore Read After Write Timing, Either Side A –A VALID ADRESS SEM I R/W OE Figure 10. Timing Diagram of Semaphore Contention A – R/W L ...

Page 13

Switching Waveforms (continued) Figure 11. Timing Diagram of Read with BUSY (M/S=HIGH) ADDRESS R R/W R DATA ADDRESS L BUSY L DATA OUTL Figure 12. Write Timing with Busy Input (M/S=LOW) R/W BUSY Note 41. CE ...

Page 14

Switching Waveforms (continued) Figure 13. Busy Timing Diagram No. 1 (CE Arbitration) CE Valid First: L ADDRESS L BUSY R CE Valid First: R ADDRESS L BUSY L Figure 14. Busy Timing ...

Page 15

... Switching Waveforms (continued) Left Side Sets INT : R ADDRESS WRITE 7FFF (FFFF for CY7C028V/38V R/W L INT R [44] t INS Right Side Clears INT : R ADDRESS R INT R Right Side Sets INT : L ADDRESS WRITE 7FFE (FFFE for CY7C028V/38V R/W R INT L [44] t INS Left Side Clears INT ...

Page 16

... Left port writes 1 to semaphore Right port writes 0 to semaphore Right port writes 1 to semaphore Left port writes 0 to semaphore Left port writes 1 to semaphore Notes 45. A and A ,FFFF/FFFE for the CY7C028V/038V. 0L–15L 0R–15R 46. If BUSY =L, then no change. R 47. If BUSY =L, then no change. ...

Page 17

... CY7C027V-15AXC CY7C027V-15AXI 20 CY7C027V-20AC CY7C027V-20AXC 25 CY7C027V-25AC CY7C027V-25AI CY7C027V-25AXC CY7C027AV-25AXI 64K x16 3.3 V Asynchronous Dual-Port SRAM Speed (ns) Ordering Code 15 CY7C028V-15AXC CY7C028V-15AXI 20 CY7C028V-20AC CY7C028V-20AXC CY7C028V-20AI CY7C028V-20AXI 25 CY7C028V-25AC CY7C028V-25AXC 32K x18 3.3 V Asynchronous Dual-Port SRAM Speed (ns) Ordering Code 20 CY7C037AV-20AXC 64K x18 3.3 V Asynchronous Dual-Port SRAM ...

Page 18

Ordering Code Definition Document #: 38-06078 Rev Operating Range C = Com m ercial I = Industrial free (RoHS Com pliant) Package: A=TQFP Speed Grade : 15ns/20ns/25ns ...

Page 19

Package Diagram Figure 16. 100-Pin Pb-Free Thin Plastic Quad Flat Pack (TQFP) A100 Document #: 38-06078 Rev. *D CY7C027V/027AV/028V CY7C037AV/038V 51-85048 *D Page [+] Feedback ...

Page 20

Acronyms Acronym Description CMOS complementary metal oxide semiconductor TQFP thin quad plastic flatpack I/O input/output SRAM static random access memory Document #: 38-06078 Rev. *D CY7C027V/027AV/028V CY7C037AV/038V Document Conventions Units of Measure Symbol Unit of Measure ns nano seconds V ...

Page 21

... Document History Page Document Title: CY7C027V/027AV/CY7C028V/037AV/038V 3.3 V 32K/64K X 16/18 DUAL PORT STATIC RAM Document Number: 38-06078 Orig. of Rev. ECN No. Change ** 237626 YDT *A 259110 JHX *B 2623540 VKN/PYRS *C 2897217 RAME *D 3093542 ADMU Document #: 38-06078 Rev. *D Submission Description of Change Date 6/30/04 Converted data sheet from old spec 38-00670 to conform with new data sheet ...

Page 22

... Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement ...

Related keywords