KSZ8842-PMBL Micrel Inc, KSZ8842-PMBL Datasheet - Page 105

2-Port Ethernet Switch/Repeater + 32-bit/33MHz PCI Bus Interface ( )

KSZ8842-PMBL

Manufacturer Part Number
KSZ8842-PMBL
Description
2-Port Ethernet Switch/Repeater + 32-bit/33MHz PCI Bus Interface ( )
Manufacturer
Micrel Inc
Datasheet

Specifications of KSZ8842-PMBL

Controller Type
Ethernet Switch Controller
Interface
PCI
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LFBGA
Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog/Digital
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.5V
Operating Supply Voltage (min)
3.1V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1636 - BOARD EVALUATION KSZ8842-PMQL
Current - Supply
-
Lead Free Status / RoHS Status
Supplier Unconfirmed, Lead free / RoHS Compliant
Other names
576-3089

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8842-PMBL
Manufacturer:
TI
Quantity:
1 164
Part Number:
KSZ8842-PMBL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8842-PMBL
0
Part Number:
KSZ8842-PMBL AM
Manufacturer:
Micrel
Quantity:
1 053
Part Number:
KSZ8842-PMBL AM
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8842-PMBL AM TR
Manufacturer:
Micrel Inc
Quantity:
10 000
Micrel, Inc.
Examples:
1. MIB Counter Read (read port 1 “Rx64Octets” counter at indirect address offset 0x0E)
2. MIB Counter Read (read port 2 “Rx64Octets” counter at indirect address offset 0x2E)
3. MIB Counter Read (read “Port1 TX Drop Packets” counter at indirect address offset 0x100)
Additional MIB Information
Per Port MIB counters are designed as “read clear”. That is, these counters will be cleared after they are read.
All Port Dropped Packet MIB counters are not cleared after they are accessed. The application needs to keep track of
overflow and valid conditions on these counters.
October 2007
Then
Then
Then
Write to reg. IACR with 0x1c0e (set indirect address and trigger a read MIB counters operation)
Read reg. IADR5 (MIB counter value 31-16) // If bit 31 =1, there was a counter overflow
Read reg. IADR4 (MIB counter value 15-0)
Write to reg. IACR with 0x1c2e (set indirect address and trigger a read MIB counters operation)
Read reg. IADR5 (MIB counter value 31-16) // If bit 31 =1, there was a counter overflow
Read reg. IADR4 (MIB counter value 15-0)
Write to reg. IACR with 0x1d00 (set indirect address and trigger a read MIB counters operation)
Read reg. IADR4 (MIB counter value 15-0)
105
// If bit 30 =0, restart (reread) from this register
// If bit 30 =0, restart (reread) from this register
KSZ8842-PMQL/PMBL
M9999-100207-1.5

Related parts for KSZ8842-PMBL