DS26502LN Maxim Integrated Products, DS26502LN Datasheet - Page 79

no-image

DS26502LN

Manufacturer Part Number
DS26502LN
Description
Timers & Support Products E1-T1-J1-64KCC BITS Element 64kHz - G.70
Manufacturer
Maxim Integrated Products
Type
Clock Recoveryr
Datasheet

Specifications of DS26502LN

Supply Voltage (max)
3.46 V
Supply Voltage (min)
3.13 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Supply Current
85 mA
Package / Case
LQFP-64

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS26502LN+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS26502LN+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS26502LN+
Manufacturer:
DALLAS
Quantity:
20 000
13.2.2 Receive G.703 Section 13 Synchronization Signal
The DS26502 can receive a 2.048MHz square-wave synchronization clock as specified in Section 13 of
ITU G.703. To use the DS26502 in this mode, set the mode configuration bits in the Mode Configuration
Register (MCREG).
13.2.3 Monitor Mode
Monitor applications in both E1 and T1 require various flat gain settings for the receive-side circuitry.
The DS26502 can be programmed to support these applications via the monitor mode control bits MM1
and MM0 in the LIC3 register.
Figure 13-2. Typical Monitor Application
13.3 LIU Transmitter
The DS26502 uses a phase-lock loop along with a precision digital-to-analog converter (DAC) to create
the waveforms that are transmitted onto the E1 or T1 line. The waveforms created by the DS26502 meet
the latest ETSI, ITU, ANSI, and AT&T specifications. The waveform that is to be generated is set by the
transmit mode bits (TMODE[3:0]) in the MCREG register, as well as the L2/L1/L0 bits in register LIC1
if applicable.
ITU specification G.703 requires an accuracy of ±50ppm for both T1 and E1. TR62411 and ANSI specs
require an accuracy of ±32ppm for T1 interfaces. The transmit clock can be sourced from the recovered
clock (RCLK), the pre-scaled MCLK, the TCLK pin or the TX PLL. See the TX PLL clock mux diagram
in
0.005UI
source. Also, the waveforms created are independent of the duty cycle of TCLK. The transmitter in the
DS26502 couples to the transmit twisted pair (or coaxial cable in some applications) via a 1:2 step-up
transformer. For the device to create the proper waveforms, the transformer used must meet the
specifications listed in
termination.
Figure
P-P
T1/E1 LINE
3-3. Due to the nature of the design of the transmitter in the DS26502, very little jitter (less than
broadband from 10Hz to 100kHz) is added to the jitter present on the selected transmit clock
Rm
Table
MONITOR
PORT JACK
Rm
13-1. The DS26502 has the option of using software-selectable transmit
PRIMARY
T1/E1 TERMINATING
DEVICE
79 of 125
X
F
M
R
SECONDARY T1/E1
TERMINATING
DEVICE
Rt
DS26502

Related parts for DS26502LN