CY28442ZXC-2 Silicon Laboratories Inc, CY28442ZXC-2 Datasheet

no-image

CY28442ZXC-2

Manufacturer Part Number
CY28442ZXC-2
Description
Clock Generators & Support Products Calistoga
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28442ZXC-2

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28442ZXC-2
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY28442ZXC-2T
Manufacturer:
TI
Quantity:
11
Rev 1.0, November 21, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Features
• Compliant to Intel
• Supports Intel Pentium-M CPU
• Selectable CPU frequencies
• Differential CPU clock pairs
• 100 MHz differential SRC clocks
• 96 MHz differential dot clock
• 48 MHz USB clocks
• SRC clocks independently stoppable through
Block Diagram
CLKREQ#[A:B]
VTTPWR_GD#/PD
CLKREQ[A:B]#
CPU_STP#
PCI_STP#
FS_[C:A]
SDATA
XOUT
SCLK
XIN
®
14.318MHz
CK410M
Crystal
Logic
I2C
96MSS
FIXED
PLL1
PLL2
PLL3
CPU
PLL Reference
Divider
Divider
Divider
Clock Generator for Intel
Tel:(408) 855-0555
VDD_REF
REF
IREF
VDD_CPU
CPUT
CPUC
VDD_CPU
CPUT_ITP/SRCT7
CPUC_ITP/SRCC7
96_100_SSCT
96_100_SSCC
USB
VDD_48MHz
VDD_48MHz
DOT96T
DOT96C
VDD_48
VDD_SRC
SRCT[1:5]
CPUC[1:5]
VDD_PCI
PCI
VDD_PCI
PCIF
• 96 /100 MHz Spreadable differential clock.
• 33 MHz PCI clock
• Low-voltage frequency select input
• I
• Ideal Lexmark Spread Spectrum profile for maximum
• 3.3V power supply
• 56-pin TSSOP package
x2 / x3
electromagnetic interference (EMI) reduction
CPU
2
C support with readback capabilities
Fax:(408) 855-0550
**96_100_SEL/PCIF1
SRC
x5/6
FS_B/TESTMODE
VTTPWRGD#/PD
Pin Configuration
ITP_EN/PCIF0
96_100_SSCC
96_100_SSCT
SRCC4_SATA
SRCT4_SATA
FS_A/48M_0
VDD_SRC
VDD_SRC
VDD_REF
VSS_REF
VDD_PCI
VSS_PCI
DOT96C
DOT96T
VDD_48
VSS_48
SRCC1
SRCC2
SRCC3
SRCT1
SRCT2
SRCT3
PCI4
PCI5
PCI3
PCI
x 6
10
11
1
2
3
4
5
6
7
8
9
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
®
56 pin TSSOP/SSOP
www.SpectraLinear.com
Alviso Chipset
REF
x 2
CY28442-2
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
DOT96
x 2
Page 1 of 19
PCI_STP#
CPU_STP#
FS_C(TEST_SEL)/REF0
REF1
VSSA2
XIN
XOUT
VDDA2
SDATA
SCLK
VSS_CPU
CPUT0
CPUC0
VDD_CPU
CPUT1
CPUC1
IREF
VSSA
VDDA
CPU2T_ITP/SRCT7
CPU2C_ITP/SRCC7
VDD_SRC_ITP
CLKREQA#/SRCT6
CLKREQB#/SRCC6
SRCT5
SRCC5
VSS_SRC
PCI2/SEL_CLKREQ**
USB_48
x 1

Related parts for CY28442ZXC-2

CY28442ZXC-2 Summary of contents

Page 1

Features ® • Compliant to Intel CK410M • Supports Intel Pentium-M CPU • Selectable CPU frequencies • Differential CPU clock pairs • 100 MHz differential SRC clocks • 96 MHz differential dot clock • 48 MHz USB clocks • SRC ...

Page 2

Pin Definitions Pin No. Name 1 VDD_REF PWR 3.3V power supply for output 2 VSS_REF GND 33,32 CLKREQA#/SRCT6, I/O, PU 3.3V LVTTL input for enabling assigned SRC clock (active LOW) or 100-MHz CLKREQB#,SRCC6 7 VDD_PCI PWR 3.3V power supply for ...

Page 3

Pin Definitions (continued) Pin No. Name 48 VDDA2 PWR 3.3V power supply for PLL2 49 XOUT O, SE 14.318 MHz crystal output. 50 XIN 51 VSSA2 GND 52 REF1 53 FS_C_TEST_SEL/ REF0 54 CPU_STP PCI_STP ...

Page 4

Table 3. Block Read and Block Write Protocol Block Write Protocol Bit Description 1 Start 8:2 Slave address – 7 bits 9 Write 10 Acknowledge from slave 18:11 Command Code – 8 bits 19 Acknowledge from slave 27:20 Byte Count ...

Page 5

Control Registers Byte 0: Control Register 0 Bit @Pup Name 7 1 CPUT2_ITP/SRCT7 CPUC2_ITP/SRCC7 6 1 SRC[T/C SRC[T/C SRC[T/C SRC[T/C SRC[T/C SRC[T/C RESERVED Byte 1: Control Register 1 ...

Page 6

Byte 3: Control Register 3 Bit @Pup Name 7 0 SRC7 6 0 SRC6 5 0 SRC5 4 0 SRC4 3 0 SRC3 2 0 SRC2 1 0 SRC1 0 0 RESERVED Byte 4: Control Register 4 Bit @Pup Name ...

Page 7

Byte 5: Control Register 5 (continued) Bit @Pup Name 0 0 CPU[T/C]0 Byte 6: Control Register 6 Bit @Pup Name 7 0 TEST_SEL 6 0 TEST_MODE 5 0 RESERVED 4 1 REF 3 1 PCI, PCIF and SRC clock outputs ...

Page 8

Byte 8: Control Register 8 (continued) Bit @Pup Name 1 0 CLKREQ RESERVED Byte 9: Control Register 9 Bit @Pup Name 96_100 SEL 2 ...

Page 9

Table 5. Crystal Recommendations Frequency (Fund) Cut Loading Load Cap 14.31818 MHz AT Parallel The CY28442-2 requires a Parallel Resonance Crystal. Substituting a series resonance crystal will cause the CY28442-2 to operate at the wrong frequency and violate the ppm ...

Page 10

CLKREQ#X SRCT(free running) SRCC(free running) SRCT(stoppable) SRCT(stoppable) Figure 3. CLK_REQ#[A:B] Deassertion/Assertion Waveform CLK_REQ[A:B]# Assertion (CLKREQ# -> LOW) All differential outputs that were stopped are to resume normal operation in a glitch-free manner. The maximum latency from the assertion to active ...

Page 11

PD Deassertion The power-up latency is less than 1.8 ms. This is the time from the deassertion of the PD pin or the ramping of the power supply until the time that stable clocks are output from the clock chip. ...

Page 12

CPU_STP# Deassertion The deassertion of the CPU_STP# signal will cause all CPU outputs that were stopped to resume normal operation in a synchronous manner. Synchronous manner meaning that no short or stretched clock pulses will be produce when the clock ...

Page 13

PCI_STP# Assertion The PCI_STP# signal is an active LOW input used for synchronous stopping and starting the PCI outputs while the rest of the clock generator continues to function. The set-up time for capturing PCI_STP# going LOW ...

Page 14

VDD_A = 2.0V S0 Power Off Figure 13. Clock Generator Power-up/Run State Diagram Absolute Maximum Conditions Parameter Description V Core Supply Voltage DD V Analog Supply Voltage DD_A V Input Voltage IN T Temperature, Storage S T Temperature, Operating Ambient ...

Page 15

DC Electrical Specifications (continued) Parameter Description I High-impedance Output OZ Current C Input Pin Capacitance IN C Output Pin Capacitance OUT L Pin Inductance IN V Xin High Voltage XIH V Xin Low Voltage XIL I Dynamic Supply Current DD3.3V ...

Page 16

AC Electrical Specifications (continued) Parameter Description T 200-MHz CPUT and CPUC Absolute PERIODSSAbs period, SSC T CPUT/C Cycle to Cycle Jitter CCJ T CPU2_ITP Cycle to Cycle Jitter CCJ2 T CPU2_ITP to CPU0 Clock Skew SKEW2 CPUT ...

Page 17

AC Electrical Specifications (continued) Parameter Description T Spread Enabled PCIF/PCI Period, SSC Measurement at 1.5V PERIODSSAbs T PCIF and PCI high time HIGH T PCIF and PCI low time LOW PCIF/PCI rising and falling Edge Rate R ...

Page 18

Test and Measurement Set-up For PCI Single-ended Signals and Reference The following diagram shows the single-ended PCI outputs. 3.3V 2.4V 1.5V 0.4V Tr Figure 14. Single-ended PCI Lumped Load Configuration The following diagram shows the test load configuration for the ...

Page 19

... Ordering Information Part Number Lead-free CY28442ZXC-2 56-pin TSSOP CY28442ZXC-2T 56-pin TSSOP – Tape and Reel Package Diagrams 56-Lead Thin Shrunk Small Outline Package, Type mm) Z56 0.249[0.009 13.894[0.547] 14.097[0.555] 0.851[0.033] 0.500[0.020] 0.950[0.037] BSC While SLI has reviewed all information herein for accuracy and reliability, Spectra Linear Inc. assumes no responsibility for the use of any cir- cuitry or for the infringement of any patents or other rights of third parties which would result from each use ...

Related keywords