GD82551ER Intel, GD82551ER Datasheet - Page 25

no-image

GD82551ER

Manufacturer Part Number
GD82551ER
Description
Manufacturer
Intel
Datasheet

Specifications of GD82551ER

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GD82551ER
Manufacturer:
INTEL/43
Quantity:
81
Part Number:
GD82551ER
Manufacturer:
INTEL
Quantity:
20 000
Company:
Part Number:
GD82551ER
Quantity:
12 000
Datasheet
Figure 2. CSR I/O Read Cycle
5.2.1.1.1 Control/Status Register (CSR) Accesses
The 82551ER supports zero wait state single cycle memory or I/O mapped accesses to its CSR
space. Separate BARs request 4 KB of memory space and 64 bytes of I/O space to accomplish
these accesses. The 82551ER provides 4 valid KB of CSR space, which include the following
elements:
The following figures show CSR zero wait state I/O read and write cycles. In the case of accessing
the Control/Status Registers, the CPU is the initiator and the 82551ER is the target of the
transaction.
Read Accesses: The CPU, as the initiator, drives address lines AD[31:0], the command and byte
enable lines C/BE#[3:0] and the control lines IRDY# and FRAME#. As a slave, the 82551ER
controls the TRDY# signal and provides valid data on each data access. The 82551ER allows the
CPU to issue only one read cycle when it accesses the Control/Status Registers, generating a
disconnect by asserting the STOP# signal. The CPU can insert wait states by de-asserting IRDY#
when it is not ready.
System Control Block (SCB) registers
PORT register
Flash control register
EEPROM control register
MDI control register
Flow control registers
CLK
FRAME#
AD
C/BE#
IRDY#
TRDY#
DEVSEL#
STOP#
1
I/O RD
ADDR
2
3
BE#
DATA
4
5
6
Networking Silicon — 82551ER
7
8
9
17

Related parts for GD82551ER