ISP1504ABSTM STEricsson, ISP1504ABSTM Datasheet - Page 16

no-image

ISP1504ABSTM

Manufacturer Part Number
ISP1504ABSTM
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1504ABSTM

Number Of Transceivers
1
Esd Protection
YeskV
Operating Supply Voltage (typ)
Not RequiredV
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
Not RequiredV
Operating Supply Voltage (min)
Not RequiredV
Pin Count
32
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1504ABSTM
Manufacturer:
LATTICE
Quantity:
1 350
Part Number:
ISP1504ABSTM
Manufacturer:
ST
0
NXP Semiconductors
8. Modes of operation
ISP1504A_ISP1504C_3
Product data sheet
8.1.1 Synchronous mode
8.1 ULPI modes
The ISP1504 ULPI bus can be programmed to operate in four modes. Each mode
reconfigures the signals on the data bus as described in the following subsections. Setting
more than one mode will lead to undefined behavior.
This is default mode. At power-up, and when CLOCK is stable, the ISP1504 will enter
synchronous mode. The link must synchronize all ULPI signals to CLOCK, meeting the
set-up and hold times as defined in
synchronous mode is given in
This mode is used by the link to perform the following tasks:
For more information on various synchronous mode protocols, see
Table 4.
Signal
name
CLOCK
DATA[7:0] I/O
High-speed detection handshake (chirp)
Transmit and receive USB packets
Read and write to registers
Receive USB status updates (RXCMDs)
ULPI signal description
Direction
on ISP1504
O
Rev. 03 — 7 April 2008
Signal description
60 MHz interface clock. If a crystal is attached or a clock is driven into
the XTAL1 pin, the ISP1504 will drive a 60 MHz output clock.
8-bit data bus. In synchronous mode, the link drives DATA[7:0] to LOW
by default. The link initiates transfers by sending a nonzero data pattern
called TXCMD (transmit command). In synchronous mode, the direction
of DATA[7:0] is controlled by DIR. Contents of DATA[7:0] lines must be
ignored for exactly one clock cycle whenever DIR changes value. This is
called the turnaround cycle.
Data lines have fixed direction and different meaning in low-power and
serial modes.
Table
Section
4.
15. A description of the ULPI pin behavior in
ISP1504A; ISP1504C
ULPI HS USB OTG transceiver
Section
© NXP B.V. 2008. All rights reserved.
9.
15 of 82

Related parts for ISP1504ABSTM