XC4VSX35-11FF668I Xilinx Inc, XC4VSX35-11FF668I Datasheet - Page 38

no-image

XC4VSX35-11FF668I

Manufacturer Part Number
XC4VSX35-11FF668I
Description
FPGA Virtex®-4 Family 34560 Cells 90nm (CMOS) Technology 1.2V 668-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VSX35-11FF668I

Package
668FCBGA
Family Name
Virtex®-4
Device Logic Units
34560
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
448
Ram Bits
3538944
Number Of Logic Elements/cells
34560
Number Of Labs/clbs
3840
Total Ram Bits
3538944
Number Of I /o
448
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
668-BBGA, FCBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VSX35-11FF668I
Manufacturer:
XILINX
Quantity:
624
Part Number:
XC4VSX35-11FF668I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VSX35-11FF668I
Manufacturer:
XILINX
0
Part Number:
XC4VSX35-11FF668I
Quantity:
1 651
Part Number:
XC4VSX35-11FF668I
0
Clock Buffers and Networks
Table 44: Global Clock Switching Characteristics (Including BUFGCTRL)
DCM and PMCD Switching Characteristics
Table 45: Operating Frequency Ranges for DCM in Maximum Speed (MS) Mode
DS302 (v3.7) September 9, 2009
Product Specification
Notes:
1.
Maximum Frequency
Outputs Clocks (Low Frequency Mode)
Input Clocks (Low Frequency Mode)
Outputs Clocks (High Frequency Mode)
T
T
T
F
CLKOUT_FREQ_1X_LF_MS_MIN
CLKOUT_FREQ_1X_LF_MS_MAX
CLKOUT_FREQ_2X_LF_MS_MIN
CLKOUT_FREQ_2X_LF_MS_MAX
CLKOUT_FREQ_DV_LF_MS_MIN
CLKOUT_FREQ_DV_LF_MS_MAX
CLKOUT_FREQ_FX_LF_MS_MIN
CLKOUT_FREQ_FX_LF_MS_MAX
CLKIN_FREQ_DLL_LF_MS_MIN
CLKIN_FREQ_DLL_LF_MS_MAX
CLKIN_FREQ_FX_LF_MS_MIN
CLKIN_FREQ_FX_LF_MS_MAX
PSCLK_FREQ_LF_MS_MIN
PSCLK_FREQ_LF_MS_MAX
CLKOUT_FREQ_1X_HF_MS_MIN
CLKOUT_FREQ_1X_HF_MS_MAX
CLKOUT_FREQ_2X_HF_MS_MIN
CLKOUT_FREQ_2X_HF_MS_MAX
CLKOUT_FREQ_DV_HF_MS_MIN
CLKOUT_FREQ_DV_HF_MS_MAX
T
do not apply to the BUFGMUX_VIRTEX4 primitive that assures glitch-free operation. The other global clock setup and hold times are optional; only
needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between clocks.
BCCCK_CE
BCCCK_S
BCCKO_O
MAX
BCCCK_CE
Symbol
/
T
/
and T
T
BCCKC_S
Symbol
BCCKC_CE
BCCKC_CE
(1)
(1)
must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These parameters
CE pins Setup/Hold
S pins Setup/Hold
BUFGCTRL delay
Global clock tree
CLK0, CLK90, CLK180, CLK270
CLK2X, CLK2X180
CLKDV
CLKFX, CLKFX180
CLKIN (using DLL outputs)
CLKIN (using DFS outputs only)
PSCLK
CLK0, CLK90, CLK180, CLK270
CLK2X, CLK2X180
CLKDV
Description
www.xilinx.com
Description
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
(1,3,4,5,6)
(2,3,4)
0.27
0.00
0.27
0.00
0.70
500
-12
-12
150
300
100
210
150
210
500
150
500
300
500
333
9.4
32
64
32
32
2
1
1
Speed Grade
Speed Grade
0.31
0.00
0.31
0.00
0.77
-11
450
-11
150
300
100
210
150
210
450
150
450
300
450
300
9.4
32
64
32
32
2
1
1
0.35
0.00
0.35
0.00
0.90
-10
400
150
300
100
210
150
210
400
150
400
300
400
267
-10
9.4
32
64
32
32
2
1
1
Units
Units
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
KHz
ns
ns
ns
38

Related parts for XC4VSX35-11FF668I