LE58QL02FJC Zarlink, LE58QL02FJC Datasheet - Page 41

no-image

LE58QL02FJC

Manufacturer Part Number
LE58QL02FJC
Description
SLIC 4-CH 3.3V 44-Pin PLCC Tube
Manufacturer
Zarlink
Datasheet

Specifications of LE58QL02FJC

Package
44PLCC
Number Of Channels Per Chip
4
Minimum Operating Supply Voltage
3.135 V
Typical Operating Supply Voltage
3.3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LE58QL02FJC
Manufacturer:
ZARLINK
Quantity:
124
Part Number:
LE58QL02FJC
Manufacturer:
ZARLINK
Quantity:
20 000
Part Number:
LE58QL02FJCT
Manufacturer:
ZARLINK
Quantity:
124
Part Number:
LE58QL02FJCT
Manufacturer:
ZARLINK
Quantity:
22 451
00h Deactivate (Standby State)
In the Deactivate (Standby) state:
02h Software Reset
The action of this command is identical to that of the RST pin except that it only operates on the channels selected by the
Channel Enable Register and it does not change clock slots, time slots, PCM highways ground key sampling interval, or global
chip parameters. See the note under the hardware reset command that follows.
04h Hardware Reset
Hardware reset is equivalent to pulling the RST on the device Low. This command does not depend on the state of the Channel
Enable Register.
Note:
The action of a hardware reset is described in Reset States on
06h No Operation
0Eh Activate Channel (Operational State)
This command places the device in the Active state and sets CSTAT = 1. No valid PCM data is transmitted until after the
third FS pulse is received following the execution of the Activate command.
Command
Command
Command
Command
Command
All programmed information is retained.
The Microprocessor Interface (MPI) remains active.
The PCM inputs are disabled and the PCM outputs are high impedance unless signaling on the PCM high
way is programmed (SMODE = 1).
The analog output (VOUT) is disabled and biased at VREF.
The channel status (CSTAT) bit in the SLIC device I/O Direction and Channel Status Register is set to 0.
D
D
D
D
D
0
0
0
0
0
7
7
7
7
7
Zarlink Semiconductor Inc.
D
D
D
D
D
page 32
0
0
0
0
0
6
6
6
6
6
41
of the section Operating the QLSLAC Device.
D
D
D
D
D
0
0
0
0
0
5
5
5
5
5
D
D
D
D
D
0
0
0
0
0
4
4
4
4
4
D
D
D
D
D
0
0
0
0
1
3
3
3
3
3
D
D
D
D
D
0
0
1
1
1
2
2
2
2
2
D
D
D
D
D
0
1
0
1
1
1
1
1
1
1
D
D
D
D
D
0
0
0
0
0
0
0
0
0
0

Related parts for LE58QL02FJC