SI5315B-C-GMR Silicon Laboratories Inc, SI5315B-C-GMR Datasheet - Page 31

no-image

SI5315B-C-GMR

Manufacturer Part Number
SI5315B-C-GMR
Description
IC CLOCK MULT 8KHZ-125MHZ 36QFN
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI5315B-C-GMR

Input
*
Output
*
Frequency - Max
*
Voltage - Supply
*
Operating Temperature
*
Mounting Type
Surface Mount
Package / Case
36-VQFN
Frequency-max
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI5315B-C-GMR
0
4.2.4. Recommended Reset Guidelines
Follow the recommended RESET guidelines in Table 8 when reset should be applied to a device.
4.2.5. Hitless Switching with Phase Build-Out
Silicon Laboratories switching technology performs "phase build-out" to minimize the propagation of phase
transients to the clock outputs during input clock switching. All switching between input clocks occurs within the
input multiplexor and phase detector circuitry. The phase detector circuitry continually monitors the phase
difference between each input clock and the DSPLL output clock, f
clock signal at a specified phase offset relative to f
At the time a clock switch occurs, the phase detector circuitry knows both the input-to-output phase relationship for
the original input clock and for the new input clock. The phase detector circuitry locks to the new input clock at the
new clock's phase offset so that the phase of the output clock is not disturbed. The phase difference between the
two input clocks is absorbed in the phase detector's offset value, rather than being propagated to the clock output.
The switching technology virtually eliminates the output clock phase transients traditionally associated with clock
rearrangement (input clock switching). The Maximum Time Interval Error (MTIE) and maximum slope for clock
output phase transients during clock switching are given in (Table 3, “AC Characteristics”). These values fall
significantly below the limits specified in the ITU-T G.8262, Telcordia GR-1244-CORE, and GR-253-CORE
requirements.
Pin #
22
23
24
25
26
27
11
2
Si5315 Pin Name
XTAL/CLOCK
FRQSEL0
FRQSEL1
FRQSEL2
FRQSEL3
BWSEL0
BWSEL1
FRQTBL
Table 8. Si5315 Pins and Reset
OSC
Rev. 0.26
so that the phase offset is maintained by the PLL circuitry.
Must Reset after Changing
OSC
. The phase detector circuitry can lock to a
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Si5315
31

Related parts for SI5315B-C-GMR