AD9510BCPZ Analog Devices Inc, AD9510BCPZ Datasheet - Page 54

IC CLOCK DIST 8OUT PLL 64LFCSP

AD9510BCPZ

Manufacturer Part Number
AD9510BCPZ
Description
IC CLOCK DIST 8OUT PLL 64LFCSP
Manufacturer
Analog Devices Inc
Type
Fanout Buffer (Distribution), Divider, PLLr
Datasheet

Specifications of AD9510BCPZ

Number Of Circuits
1
Ratio - Input:output
2:8
Differential - Input:output
Yes/Yes
Input
Clock
Output
CMOS, LVDS, LVPECL
Frequency - Max
1.2GHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Frequency-max
1.2GHz
Clock Ic Type
Clock Distribution
Ic Interface Type
Serial
Frequency
1.2GHz
No. Of Outputs
8
No. Of Multipliers / Dividers
8
Supply Voltage Range
3.135V To 3.465V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9510-VCO/PCBZ - BOARD EVALUATION FOR AD9510AD9510/PCBZ - BOARD EVALUATION FOR AD9510
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9510BCPZ
Manufacturer:
AD
Quantity:
855
Part Number:
AD9510BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9510
Reg.
Addr.
(Hex) Bit(s) Name
45
45
45
45
45
45
45
46
47
48
(4A)
(4C)
(4E)
(50)
(52)
(54)
(56)
48
(4A)
(4C)
(4E)
(50)
(52)
(54)
(56)
49
(4B)
(4D)
(4F)
(51)
(53)
(55)
(57)
49
(4B)
(4D)
(4F)
(51)
(53)
(55)
(57)
<0>
<1>
<2>
<3>
<4>
<5>
<7:6>
<7:0>
<7:0>
<3:0> Divider High
<7:4> Divider Low
<3:0> Phase Offset
<4>
Clock Select
CLK1 Power-Down 1 = CLK1 Input Is Powered Down (Default = 0b)
CLK2 Power-Down 1 = CLK2 Input Is Powered Down (Default = 0b)
Prescaler Clock
Power-Down
REFIN Power-Down 1 = Power-Down REFIN (Default = 0b)
All Clock Inputs
Power-Down
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
(OUT5)
(OUT6)
(OUT7)
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
(OUT5)
(OUT6)
(OUT7)
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
(OUT5)
(OUT6)
(OUT7)
Start
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
(OUT5)
(OUT6)
(OUT7)
Description
0: CLK2 Drives Distribution Section
1: CLK1 Drives Distribution Section (Default)
1 = Shut Down Clock Signal to PLL Prescaler (Default = 0b)
1 = Power-Down CLK1 and CLK2 Inputs and Associated Bias and Internal Clock Tree;
(Default = 0b)
Not Used
Not Used
Not Used
Number of Clock Cycles Divider Output Stays High
Number of Clock Cycles Divider Output Stays Low
Phase Offset (Default = 0000b)
Selects Start High or Start Low
(Default = 0b)
Rev. A | Page 54 of 60

Related parts for AD9510BCPZ