SI5318-G-BC Silicon Laboratories Inc, SI5318-G-BC Datasheet - Page 23

no-image

SI5318-G-BC

Manufacturer Part Number
SI5318-G-BC
Description
IC MULTIPLIER SONET/SDH 63CBGA
Manufacturer
Silicon Laboratories Inc
Type
Clock Multiplierr
Datasheet

Specifications of SI5318-G-BC

Package / Case
63-CBGA
Pll
Yes
Input
LVTTL
Output
LVTTL
Number Of Circuits
1
Ratio - Input:output
1:1
Differential - Input:output
Yes/Yes
Frequency - Max
173MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-20°C ~ 85°C
Mounting Type
Surface Mount
Frequency-max
173MHz
Operating Supply Voltage
3.3 V
Supply Current
140 mA
Operating Temperature Range
- 55 C to + 150 C
Mounting Style
SMD/SMT
Operating Frequency
622 MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
336-1183

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI5318-G-BC
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
*Note: The LVTLL inputs on the Si5318 device have an internal pulldown mechanism that causes these inputs to default to a
Pin #
G1
H1
D8
H3
F1
F8
logic low state if the input is not driven from an external source.
INFRQSEL[0]
INFRQSEL[1]
INFRQSEL[2]
RSTN/CAL
DH_ACTV
Pin Name
LOS
Table 10. Si5318 Pin Descriptions (Continued)
I/O
O
O
I*
I*
Signal Level
LVTTL
LVTTL
LVTTL
LVTTL
Rev. 1.0
Input Frequency Range Select.
Pins(INFRQSEL[2:0]) select the frequency range for
the input clock, CLKIN. (See Table 3 on page 7.)
000 = Reserved.
001 = 19 MHz range.
010 = 39 MHz range.
011 = 78 MHz range.
100 = 155 MHz range.
101 = Reserved.
110 = Reserved.
111 = Reserved.
Loss-of-Signal (LOS) Alarm for CLKIN.
Active high output indicates that the Si5318 has
detected missing pulses on the input clock signal.
The LOS alarm is cleared after either 100 ms or
13 seconds of a valid CLKIN clock input, depending
on the setting of the VALTIME input.
Digital Hold Mode Active.
Active high output indicates that the DSPLL is in
digital hold mode. Digital hold mode locks the current
state of the DSPLL and forces the DSPLL to continue
generation of the output clock with no additional
phase or frequency information from the input clock.
Reset/Calibrate.
When low, the internal circuitry enters the reset mode
and all LVTTL outputs are forced into a high-imped-
ance state. Also, the CLKOUT+ and CLKOUT– pins
are forced to a nominal CML logic LOW and HIGH
respectively. This feature is useful for in-circuit test
applications.
A low-to-high transition on RSTN/CAL initializes all
digital logic to a known condition, enables the device
outputs, and initiates self-calibration of the DSPLL.
Upon completion of self-calibration, the DSPLL
begins to lock to the selected clock input signal.
Description
Si5318
23

Related parts for SI5318-G-BC