NBC12439AFNG ON Semiconductor, NBC12439AFNG Datasheet - Page 11

no-image

NBC12439AFNG

Manufacturer Part Number
NBC12439AFNG
Description
IC CLOCK SYNTH 50-800MHZ 28-PLCC
Manufacturer
ON Semiconductor
Type
PLL Clock Generatorr
Datasheet

Specifications of NBC12439AFNG

Pll
Yes
Input
Crystal
Output
PECL
Number Of Circuits
1
Ratio - Input:output
1:1
Differential - Input:output
No/Yes
Frequency - Max
800MHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
28-PLCC
Frequency-max
800MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NBC12439AFNG
Manufacturer:
ON Semiconductor
Quantity:
1
Part Number:
NBC12439AFNG
Manufacturer:
ON Semiconductor
Quantity:
10 000
Part Number:
NBC12439AFNG
Manufacturer:
ON/安森美
Quantity:
20 000
useful only for performance verification of the device itself.
However, the PLL bypass mode may be of interest at the
board level for functional debug. When T[2:0] is set to 110,
the device is placed in PLL bypass mode. In this mode the
S_CLOCK input is fed directly into the M and N dividers.
The N divider drives the FOUT differential pair and the M
counter drives the TEST output pin. In this mode the
S_CLOCK input could be used for low speed board level
functional test or debug. Bypassing the PLL and driving
FOUT directly gives the user more control on the test clocks
sent through the clock tree. Figure 7 shows the functional
setup of the PLL bypass mode. Because the S_CLOCK is a
CMOS level the input frequency is limited to 250 MHz or
less. This means the fastest the FOUT pin can be toggled via
the S_CLOCK is 250 MHz as the minimum divide ratio of
the N counter is 1. Note that the M counter output on the
TEST output will not be a 50% duty cycle due to the way the
divider is implemented.
S_CLOCK
Most of the signals available on the TEST output pin are
S_LOAD
S_DATA
SCLOCK
SDATA
Ç Ç Ç Ç
Ç Ç Ç Ç
Ç Ç Ç Ç
Ç Ç Ç Ç
PLOAD acts as reset for test pin latch. When latch reset, T2 data is shifted out TEST pin.
FREF_EXT
T2=T1=1, T0=0: Test Mode
SCLOCK is selected, MCNT is on TEST output, SCLOCK B N is on FOUT pin.
14−BIT
MCNT
SHIFT
REG
S_CLOCK to S_LOAD
M COUNTER
T0
T1
T2
PLL 12430
t
s
t
s
SLOAD
Figure 7. Serial Test Clock Block Diagram
Figure 6. Serial Interface Timing Diagram
First
Bit
T2
C1
LATCH
Reset
T1
PLOAD
C2
t
t
VCO_CLK
h
h
http://onsemi.com
T0
S_DATA to S_CLOCK
C3
11
N1
DECODE
C4
P_LOAD
N0
C5
T2
M[8:0]
N[1:0]
0
0
0
0
1
1
1
1
0
1
Figure 5. Parallel Interface Timing Diagram
M6
C6
T1
É É É É
É É É É
0
0
1
1
0
0
1
1
FDIV4
MCNT
MCNT
M5
FREF
HIGH
F
C7
LOW
OUT
(1, 2, 4, 8)
N B
M4
C8
T0
0
1
0
1
0
1
0
1
7
0
M3
TEST
t
MUX
C9
s
SHIFT REGISTER OUT
HIGH
FREF
M COUNTER OUT
FOUT
LOW
PLL BYPASS
FOUT B 4
(VIA ENABLE GATE)
VALID
C10
M2
TEST OUTPUT
C11
M1
F
TEST
É É É É
É É É É
t
OUT
h
M, N to P_LOAD
C12
Last
M0
Bit

Related parts for NBC12439AFNG