ISL22317UFRTZ Intersil, ISL22317UFRTZ Datasheet - Page 5

IC POT DGTL 128TP LN LP 10-TDFN

ISL22317UFRTZ

Manufacturer Part Number
ISL22317UFRTZ
Description
IC POT DGTL 128TP LN LP 10-TDFN
Manufacturer
Intersil
Series
XDCP™r
Datasheet

Specifications of ISL22317UFRTZ

Taps
128
Resistance (ohms)
50K
Number Of Circuits
1
Memory Type
Non-Volatile
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
10-TDFN Exposed Pad
Resistance In Ohms
50K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Temperature Coefficient
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL22317UFRTZ-TK
Manufacturer:
Intersil
Quantity:
50
Company:
Part Number:
ISL22317UFRTZ-TK
Quantity:
473
Company:
Part Number:
ISL22317UFRTZ-TK
Quantity:
473
Operating Specifications
EEPROM SPECIFICATION
SERIAL INTERFACE SPECS
Hysteresis
SYMBOL
(Note 21)
(Note 19)
(Note 19)
(Note 19)
t
t
t
t
t
t
HD:STO
HD:STA
SU:DAT
HD:DAT
SU:STO
SU:STA
t
t
t
Cpin
f
HIGH
t
V
LOW
V
SCL
t
BUF
t
V
WC
t
t
AA
DH
sp
OL
D
IH
IL
Power-up Delay
EEPROM Endurance
EEPROM Retention
Non-volatile Write Cycle Time
A1, A0, SDA, and SCL Input Buffer
LOW Voltage
A1, A0, SDA, and SCL Input Buffer
HIGH Voltage
SDA and SCL Input Buffer Hysteresis
SDA Output Buffer LOW Voltage,
Sinking 4mA
A1, A0, SDA, and SCL Pin
Capacitance
SCL Frequency
Pulse Width Suppression Time at SDA
and SCL Inputs
SCL Falling Edge to SDA Output Data
Valid
Time the Bus must be Free Before the
Start of a New Transmission
Clock LOW Time
Clock HIGH Time
START Condition Setup Time
START Condition Hold Time
Input Data Setup Time
Input Data Hold Time
STOP Condition Setup Time
STOP Condition Hold Time for Read,
or Volatile Only Write
Output Data Hold Time
PARAMETER
5
Over the recommended operating conditions unless otherwise specified. (Continued)
V
Register recall completed, and I
in standby state
Temperature T ≤ +55°C
Temperature T ≤ +125°C
Any pulse narrower than the max spec is
suppressed
SCL falling edge crossing 30% of V
SDA exits the 30% to 70% of V
SDA crossing 70% of V
condition, to SDA crossing 70% of V
during the following START condition
Measured at the 30% of V
Measured at the 70% of V
SCL rising edge to SDA falling edge; both
crossing 70% of V
From SDA falling edge crossing 30% of V
to SCL falling edge crossing 70% of V
From SDA exiting the 30% to 70% of V
window, to SCL rising edge crossing 30% of
V
From SCL falling edge crossing 70% of V
to SDA entering the 30% to 70% of V
window
From SCL rising edge crossing 70% of V
to SDA rising edge crossing 30% of V
From SDA rising edge to SCL falling edge;
both crossing 70% of V
From SCL falling edge crossing 30% of V
until SDA enters the 30% to 70% of V
window
CC
CC
above Vpor, to DCP Initial Value
ISL22317
TEST CONDITIONS
CC
CC
CC
CC
CC
during a STOP
crossing
crossing
CC
2
C Interface
window
CC
CC
CC
CC
CC
CC
, until
CC
CC
CC
CC
CC
,
,
1,000,000
(Note 22)
0.05*V
0.7*V
1300
1300
1300
MIN
600
600
600
100
600
50
15
0
0
0
CC
CC
(Note 7)
TYP
12
(Note 22)
0.3*V
MAX
400
900
0.4
20
10
50
1
CC
April 15, 2010
Cycles
Years
Years
UNIT
FN6912.1
kHz
ms
ms
pF
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
V
V
V
V

Related parts for ISL22317UFRTZ