DS1867E-010+T&R Maxim Integrated Products, DS1867E-010+T&R Datasheet - Page 5

IC POT W/EEPROM DUAL 10K 20TSSOP

DS1867E-010+T&R

Manufacturer Part Number
DS1867E-010+T&R
Description
IC POT W/EEPROM DUAL 10K 20TSSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS1867E-010+T&R

Taps
256
Resistance (ohms)
10K
Number Of Circuits
2
Temperature Coefficient
750 ppm/°C Typical
Memory Type
Non-Volatile
Interface
3-Wire Serial
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Resistance In Ohms
10K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS1867
I/O SHIFT REGISTER Figure 3
17-BIT I/O SHIFT REGISTER
Transmission of data always begins with the stack select bit followed by the potentiometer-1 wiper
position value and lastly the potentiometer-0 wiper position value (see Figure 2(a)).
When wiper position data is to be written to the DS1867, 17-bits (or some integer multiple) of data should
always be transmitted. Transactions which do not send a complete 17-bits (or multiple) will leave the
register incomplete and possibly an error in desired wiper position. After a communication transaction
has been completed the
signal input should be taken to a low state to prevent any inadvertent
RST
changes to the device shift register. Once
has reached a low state, the contents of the I/O shift
RST
register are loaded into the respective multiplexers for setting wiper position. A new wiper position will
only engage pending a
transition to the low state. The wiper position for the high-end terminals H0
RST
and H1 will have data values FF (hex), while the low-end terminals will have data values 00 (hex).
STACKED CONFIGURATION
The potentiometers of the DS1867 can be connected in series as shown in Figure 4. This is referred to as
the stacked configuration and allows the user to double the total end-to-end resistance of the part. The
resolution of the combined potentiometers will remain the same as a single potentiometer but with a total
of 512 wiper positions available. Device resolution is defined as R
/256 (per potentiometer); where
TOT
R
is equal to the device resistance value. The wiper output for the combined stacked potentiometer will
TOT
be taken at the S
pin, which is the multiplexed output of the wiper of potentiometer-0 (W0) or
out
potentiometer-1 (W1). The potentiometer wiper selected at the S
output is governed by the setting of
out
the stack select bit (bit-0) of the 17-bit I/O shift register. If the stack select bit has value 0, the multiplexed
output, S
, will be that of the potentiometer-0 wiper. If the stack select bit has value 1, the multiplexed
out
output, S
, will be that of the potentiometer-1 wiper.
out
STACKED CONFIGURATION Figure 4
CASCADE OPERATION
A feature of the DS1867 is the ability to control multiple devices from a single processor. Multiple
DS1867s can be linked or daisy-chained as shown in Figure 5. As a data bit is entered into the I/O shift
register of the DS1867 it will appear at the C
output after a maximum delay of 70 nanoseconds.
out
5 of 14
102199

Related parts for DS1867E-010+T&R