CY7C53120E2-10SI Cypress Semiconductor Corp, CY7C53120E2-10SI Datasheet - Page 9

no-image

CY7C53120E2-10SI

Manufacturer Part Number
CY7C53120E2-10SI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C53120E2-10SI

Core Operating Frequency
10MHz
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C53120E2-10SI
Manufacturer:
CY
Quantity:
21 584
Part Number:
CY7C53120E2-10SI
Manufacturer:
CY
Quantity:
17 515
Part Number:
CY7C53120E2-10SI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
External Memory Interface Timing — CY7C53150, V
Differential Transceiver Electrical Characteristics
Notes
Document #: 38-10001 Rev. *F
15. t
16. Refer to
17. The data hold parameter, t
18. Refer to
19. The three-state condition is when the device is not actively driving data. Refer to
20. To meet the timing above for 20-MHz operation, the loading on A0–A15, D0–D7, and R/W is 30 pF. Loading on E is 20 pF.
21. Common mode voltage is defined as the average value of the waveform at each input at the time switching occurs.
22. Z
t
PW
PW
t
t
t
t
t
t
t
t
t
t
t
t
t
Receiver Common Mode Voltage Range to maintain hysteresis
Receiver Common Mode Range to operate with unspecified hysteresis
Input Offset Voltage
Propagation Delay (F = 0, V
Input Resistance
Wake-up Time
Differential Output Impedance for CP2 and CP3
cyc
AD
AH
RD
RH
WR
WH
DSR
DHR
DHW
DDW
DHZ
DDZ
acc
Parameter
cyc
0
EH
EL
= |V[CP2]-V[CP3] |/40 mA for 4.75 < V
= 2(1/f), where f is the input clock (CLK1) frequency (20, 10, 5, 2.5, 1.25, or 0.625 MHz).
Figure 5
Figure 8
Memory Cycle Time (System Clock Period)
Pulse Width, E High
Pulse Width, E Low
Delay, E High to Address Valid
Address Hold Time After E High
Delay, E High to R/W Valid Read
R/W Hold Time Read After E High
Delay, E High to R/W Valid Write
R/W Hold Time Write After E High
Read Data Setup Time to E High
Data Hold Time Read After E High
Data Hold Time Write After E High
Delay, E Low to Data Valid
Data Three State Hold Time After E Low
Delay, E High to Data Three-State
External Memory Access Time (t
20-MHz input clock
for detailed measurement information.
and
Figure 4. Signal Loading for Timing Specifications Unless Otherwise Specified
Figure 7
DHW
, is measured to the disable levels shown in
for detailed measurement information.
ID
Characteristic
= V
Figure 5. Test Point Levels for E Pulse Width Measurements
hys
TEST SIGNAL
[16]
DD
[16]
/2 + 200 mV)
< 5.25V.
Description
PW
[20]
EH
2.0V
[20]
acc
[20]
[22]
[18]
[17, 18]
C
= t
L
cyc
[19]
– t
[15]
AD
C
C
C
Figure
L
L
L
– t
[21]
= 30 pF for A0–A15, D0–D7, and R/W
= 20 pF for E
= 50 pF for all other signals
DSR
Figure 4
0.8V
7, rather than to the traditional data invalid levels.
) at
DD
and
Figure 7
± 10%
–0.05V
2.0V
PW
EL
Min
t
t
for detailed measurement information.
1.2
0.9
cyc
cyc
5
hys
(V
Min
100
/2 – 5
/2 – 5
10
15
10
50
5
5
0
0
DD
– 35
CY7C53150, CY7C53120
= 4.5V to 5.5 V, T
0.05V
V
V
t
t
DD
230 ns
cyc
cyc
DD
Max
3200
Max
10
35
hys
– 1.75
/2 + 5
/2 + 5
35
25
25
12
42
– 2.2
A
+ 35
= –40°C to+ 85°C
Unit
Unit
mV
ns
μs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Ω
V
V
Page 9
[2]
[+] Feedback
)

Related parts for CY7C53120E2-10SI