EP3C55F484C8N Altera, EP3C55F484C8N Datasheet - Page 47

IC CYCLONE III FPGA 55K 484FBGA

EP3C55F484C8N

Manufacturer Part Number
EP3C55F484C8N
Description
IC CYCLONE III FPGA 55K 484FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C55F484C8N

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2396160
Number Of I /o
327
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
55856
# I/os (max)
327
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
55856
Ram Bits
2396160
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
No. Of Logic Blocks
3491
Family Type
Cyclone III
No. Of I/o's
327
I/o Supply Voltage
3.3V
Operating Frequency Max
402MHz
Operating Temperature Range
0°C To +85°C
Rohs Compliant
Yes
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2510

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3C55F484C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
0
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA
Quantity:
80
Part Number:
EP3C55F484C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C55F484C8N
0
Company:
Part Number:
EP3C55F484C8N
Quantity:
600
Part Number:
EP3C55F484C8NGC
Manufacturer:
ALTERA
0
Chapter 3: Memory Blocks in the Cyclone III Device Family
Memory Modes
Figure 3–10. Cyclone III Device Family Simple Dual-Port Timing Waveforms
True Dual-Port Mode
© December 2009
q (asynch)
wraddress
rdaddress
wrclock
rdclock
wren
data
rden
1
Altera Corporation
din-1
doutn-1
an-1
Figure 3–10
dual-port mode with unregistered outputs. Registering the outputs of the RAM
simply delays the q output by one clock cycle.
True dual-port mode supports any combination of two-port operations: two reads,
two writes, or one read and one write, at two different clock frequencies.
shows the Cyclone III device family true dual-port memory configuration.
Figure 3–11. Cyclone III Device Family True Dual-Port Memory
Note to
(1) True dual-port memory supports input or output clock mode in addition to the independent clock mode shown.
The widest bit configuration of the M9K blocks in true dual-port mode is 512 × 16-bit
(18-bit with parity).
bn
Figure
an
din
3–11:
shows the timing waveforms for read and write operations in simple
doutn
b0
a0
a1
data_a[ ]
address_a[ ]
wren_a
byteena_a[]
addressstall_a
clocken_a
rden_a
aclr_a
q_a[]
clock_a
dout0
a2
b1
a3
addressstall_b
address_b[]
byteena_b[]
clocken_b
data_b[ ]
clock_b
wren_b
rden_b
aclr_b
q_b[]
din4
b2
a4
(Note 1)
Cyclone III Device Handbook, Volume 1
din5
a5
b3
a6
din6
Figure 3–11
3–11

Related parts for EP3C55F484C8N