EP3CLS70F484I7N Altera, EP3CLS70F484I7N Datasheet - Page 43

no-image

EP3CLS70F484I7N

Manufacturer Part Number
EP3CLS70F484I7N
Description
IC FPGA CYCIII LS 70K 484-FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3CLS70F484I7N

Number Of Logic Elements/cells
70208
Number Of Labs/clbs
4388
Total Ram Bits
3068928
Number Of I /o
278
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone III LS
Number Of Logic Blocks/elements
70208
# I/os (max)
278
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
70208
Ram Bits
3068928
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3CLS70F484I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3CLS70F484I7N
Manufacturer:
ALTERA
0
Chapter 1: Cyclone III Device Data Sheet
Document Revision History
Table 1–40. Document Revision History
© January 2010 Altera Corporation
May 2008
December 2007
October 2007
July 2007
June 2007
Date
Version
2.0
1.5
1.4
1.3
1.2
(Part 2 of 3)
Updated Cyclone III graphic in cover page.
Updated “Operating Conditions” section and included information on
automotive device.
Updated Table 1–3, Table 1–6, and Table 1–7, and added automotive
information.
Under “Pin Capacitance” section, updated Table 1–9 and Table 1–10.
Added new “Schmitt Trigger Input” section with Table 1–12.
Under “I/O Standard Specifications” section, updated Table 1–13, 1–12 and
1–12.
Under “Switching Characteristics” section, updated Table 1–19, 1–15, 1–16,
1–16, 1–17, 1–18, 1–19, 1–20, 1–21, 1–21, 1–23, 1–23, 1–23, 1–24, and
1–25.
Updated Figure 1–5 and 1–29.
Deleted previous Table 1-35 “DDIO Outputs Half-Period Jitter”.
Under “I/O Timing” section, updated Table 1–38, 1–29, 1–32, 1–33, 1–26,
and 1–26.
Under “Typical Design Performance” section updated Table 1–46 through
1–145.
Under “Core Performance Specifications”, updated Tables 1-18 and 1-19.
Under “Preliminary, Correlated, and Final Timing”, updated Table 1-37.
Under “Typical Design Performance”, updated Tables 1-45, 1-46, 1-51, 1-52,
1-57, 1-58, Tables 1-63 through 1-68. 1-69, 1-70, 1-75, 1-76, 1-81, 1-82,
Tables 1-87 through 1-92, Tables 1-99, 1-100, 1-107, and 1-108.
Updated the C
Updated Table 1-21.
Under “High-Speed I/O Specification” section, updated Tables 1-25 through
1-30.
Updated Tables 1-31 through 1-38.
Added new Table 1-32.
Under “Maximum Input and Output Clock Toggle Rate” section, updated
Tables 1-40 through 1-42.
Under “IOE Programmable Delay” section, updated Tables 1-43 through 1-
44.
Under “User I/O Pin Timing Parameters” section, updated Tables 1-45
through 1-92.
Under “Dedicated Clock Pin Timing Parameters” section, updated Tables 1-93
through 1-108.
Updated Table 1-1 with V
Updated R
Added Note (3) to Table 1-12.
Updated t
Updated Table 1-43 and Table 1-44.
Added “Document Revision History” section.
DLOC K
CONF _PD
VREFTB
information in Table 1-19.
information in Tables 1-10.
value in Table 1-9.
ESDHBM
Changes Made
and V
ES DCDM
information.
Cyclone III Device Handbook, Volume 2
1–33

Related parts for EP3CLS70F484I7N