EP1S30F780C7 Altera, EP1S30F780C7 Datasheet - Page 60

IC STRATIX FPGA 30K LE 780-FBGA

EP1S30F780C7

Manufacturer Part Number
EP1S30F780C7
Description
IC STRATIX FPGA 30K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S30F780C7

Number Of Logic Elements/cells
32470
Number Of Labs/clbs
3247
Total Ram Bits
3317184
Number Of I /o
597
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1421
EP1S30SF780C7

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S30F780C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30F780C7
Manufacturer:
ALTERA
0
Part Number:
EP1S30F780C7
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP1S30F780C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S30F780C7N
Manufacturer:
ALTERA30
Quantity:
144
Part Number:
EP1S30F780C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30F780C7N
Manufacturer:
ALTERA
0
Part Number:
EP1S30F780C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
TriMatrix Memory
2–46
Stratix Device Handbook, Volume 1
Input/Output Clock Mode
Input/output clock mode can be implemented for both the true and
simple dual-port memory modes. On each of the two ports, A or B, one
clock controls all registers for inputs into the memory block: data input,
wren, and address. The other clock controls the block’s data output
registers. Each memory block port, A or B, also supports independent
clock enables and asynchronous clear signals for input and output
registers.
clock mode.
Figures 2–25
and
2–26
show the memory block in input/output
Altera Corporation
July 2005

Related parts for EP1S30F780C7