CY8CTMG201-48LTXI Cypress Semiconductor Corp, CY8CTMG201-48LTXI Datasheet - Page 144

no-image

CY8CTMG201-48LTXI

Manufacturer Part Number
CY8CTMG201-48LTXI
Description
IC MCU 16K FLASH PSOC 48-QFN
Manufacturer
Cypress Semiconductor Corp
Series
TrueTouch™r
Datasheet

Specifications of CY8CTMG201-48LTXI

Applications
Touchscreen Controller
Core Processor
M8C
Program Memory Type
FLASH (16 kB)
Controller Series
CY8CT
Ram Size
2K x 8
Interface
I²C, SPI, UART/USART, USB
Number Of I /o
38
Voltage - Supply
1.8 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-QFN
Processor Series
CY8CTxx2xx
Core
M8C
For Use With
770-1000 - ISP 4PORT FOR CYPRESS PSOC MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
428-2972
17.2
The following registers are associated with the POR and LVD, and are listed in address order. The register descriptions below
have an associated register table showing the bit structure. The bits that are grayed out in the register tables are reserved bits
and are not detailed in the register descriptions that follow. Reserved bits must always be written with a value of ‘0’. For a
complete table of the POR registers, refer to the
17.2.1
The Voltage Monitor Control Register (VLT_CR) sets the trip
points for POR, MON1 and LVD.
The VLT_CR register is cleared by all resets. This can cause
reset cycling during very slow supply ramps to 5V when the
MON1 range is set for the 5V range. This is because the
reset clears the MON1 range setting back to 1.8V and a new
boot or startup occurs (possibly many times). You can man-
age this with sleep mode or reading voltage status bits if
such cycling is an issue.
Bits 5 and 4: PORLEV[1:0]. These bits set the Vcc level
at which PPOR switches to one of three valid values. Do not
use 11b because it is reserved.
See the “DC POR and LVD Specifications” table in the Elec-
trical Specifications section of the PSoC device data sheet
for voltage tolerances for each setting.
17.2.2
The Voltage Monitor Comparators Register (VLT_CMP)
reads the state of internal supply voltage monitors.
POR and LVD
144
1,E3h
1,E4h
Address
Address
VLT_CR
VLT_CMP
Register Definitions
Name
Name
VLT_CR Register
VLT_CMP Register
Bit 7
Bit 7
Bit 6
Bit 6
PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
Bit 5
Bit 5
Summary Table of the System Resource Registers on page
PORLEV[1:0]
Bit 4
Bit 4
Bit 3: LVDTBEN. This bit is AND’ed with LVD to produce a
throttle back signal that reduces CPU clock speed when low
voltage conditions are detected. When the throttle back sig-
nal is asserted, the CPU speed bits in the OSC_CR0 regis-
ter are reset, forcing the CPU speed to its reset state.
Bits 2 to 0: VM[2:0]. These bits set the Vdd level at which
the LVD Comparator switches.
See the “DC POR and LVD Specifications” table in the Elec-
trical Specifications section of the PSoC device data sheet
for voltage tolerances for each setting.
For additional information, refer to the
page
Bit 1: LVD. This bit reads the state of the LVD comparator.
Zero Vdd is above the trip point. The trip points for LVD are
set by VM[2:0] in the VLT_CR register.
For additional information, refer to the
page
LVDTBEN
279.
280.
Bit 3
Bit 3
Bit 2
Bit 2
VM[2:0]
Bit 1
Bit 1
LVD
VLT_CMP register on
VLT_CR register on
Bit 0
Bit 0
106.
RW : 00
Access
Access
RW : 0
[+] Feedback

Related parts for CY8CTMG201-48LTXI