USBN9603SLBX National Semiconductor, USBN9603SLBX Datasheet - Page 34

IC CTRLR FULL SPEED 28-LAMCSP

USBN9603SLBX

Manufacturer Part Number
USBN9603SLBX
Description
IC CTRLR FULL SPEED 28-LAMCSP
Manufacturer
National Semiconductor
Datasheet

Specifications of USBN9603SLBX

Controller Type
USB 2.0 Controller
Interface
Parallel/Serial
Voltage - Supply
3 V ~ 5.5 V
Current - Supply
30mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-Laminate CSP
For Use With
USBN9604-HS-EB - KIT NODE CONTROLLER SAMPLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
USBN9603SLBX
USBN9603SLBX/NOPB
USBN9603SLBXTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
USBN9603SLBX
Quantity:
2 500
www.national.com
7.0 Register Set
EOP
End of Packet. A valid EOP sequence was detected on the USB. It is used when this device has initiated a Remote wake-up
sequence to indicate that the Resume sequence has been acknowledged and completed by the host. This bit is cleared when
the register is read.
SD3
Suspend Detect 3 mS. This bit is set after 3 mS of IDLE is detected on the upstream port, indicating that the device should
be suspended. The suspend occurs under firmware control by writing the suspend value to the Node Functional State (NF-
SR) register. This bit is cleared when the register is read.
SD5
Suspend Detect 5 mS. This bit is set after 5 mS of IDLE is detected on the upstream port, indicating that this device is per-
mitted to perform a remote wake-up operation. The resume may be initiated under firmware control by writing the resume
value to the NFSR register. This bit is cleared when the register is read.
RESET
This bit is set when 2.5 S of SEO is detected on the upstream port. In response, the functional state should be reset (NFS
in the NFSR register is set to RESET), where it must remain for at least 100 S. The functional state can then return to Op-
erational state. This bit is cleared when the register is read.
RESUME
Resume signalling is detected on USB when the device is in Suspend state (NFS in the NFSR register is set to SUSPEND),
and a non IDLE signal is present on USB, indicating that this device should begin its wake-up sequence and enter Opera-
tional state. This bit is cleared when the register is read.
7.1.8
A bit set to 1 in this register enables automatic setting of the ALT bit in the MAEV register when the respective event in the
ALTEV register occurs. Otherwise, setting ALT bit is disabled.
7.1.9
TXFIFO
Transmit FIFO. These bits are a copy of the TX_DONE bits from the corresponding Transmit Status (TXSx) registers. The
bits are set when the IN transaction for the corresponding transmit endpoint is complete. The bits are cleared when the cor-
responding TXSx register is read.
TXUDRRN
Transmit Underrun. These bits are copies of the respective TX_URUN bits from the corresponding TXSx registers. When-
ever any of the Transmit FIFOs underflow, the respective TXUDRRN bit is set. These bits are cleared when the correspond-
ing Transmit Status register is read.
Alternate Mask Register (ALTMSK)
Transmit Event Register (TXEV)
TXFIFO3 TXFIFO2 TXFIFO1
bit 7
1. Since Endpoint 0 implements a store and forward principle, an underrun condition for
bit 7
0
0
FIFO0 cannot occur. This results in the TXUDRRN0 bit always being read as 0.
(Continued)
bit 6
TXUDRRN3-0
0
r
bit 6
0
bit 5
Same Bit Definition as ALTEV Register
0
bit 5
0
FIFO0
bit 4
r/w
0
1
bit 4
0
34
TXFIFO3
bit 3
0
bit 3
0
TXFIFO2
bit 2
bit 2
TXFIFO3-0
0
0
r
TXFIFO1
bit 1
0
bit 1
0
bit 0
FIFO0
bit 0
-
-
0

Related parts for USBN9603SLBX