A3PN030-ZQNG48I Actel, A3PN030-ZQNG48I Datasheet - Page 56

no-image

A3PN030-ZQNG48I

Manufacturer Part Number
A3PN030-ZQNG48I
Description
Manufacturer
Actel
Datasheet
ProASIC3 nano DC and Switching Characteristics
Figure 2-18 • Output DDR Timing Diagram
Table 2-60 • Output DDR Propagation Delays
2 -4 2
Data_F
Data_R
CLK
CLR
Out
Parameter
t
t
t
t
t
t
t
t
t
t
t
F
Note:
DDROCLKQ
DDROSUD1
DDROSUD2
DDROHD1
DDROHD2
DDROCLR2Q
DDROREMCLR
DDRORECCLR
DDROWCLR1
DDROCKMPWH
DDROCKMPWL
DDOMAX
For specific junction temperature and voltage supply levels, refer to
values.
6
t
Timing Characteristics
DDROCLR2Q
Commercial-Case Conditions: T
1
Clock-to-Out of DDR for Output DDR
Data_F Data Setup for Output DDR
Data_R Data Setup for Output DDR
Data_F Data Hold for Output DDR
Data_R Data Hold for Output DDR
Asynchronous Clear-to-Out for Output DDR
Asynchronous Clear Removal Time for Output DDR
Asynchronous Clear Recovery Time for Output DDR
Asynchronous Clear Minimum Pulse Width for Output DDR
Clock Minimum Pulse Width HIGH for the Output DDR
Clock Minimum Pulse Width LOW for the Output DDR
Maximum Frequency for the Output DDR
t
DDROREMCLR
t
DDROREMCLR
7
2
t
t
DDROCLKQ
DDROHD1
7
t
J
DDROSUD2
Description
= 70°C, Worst-Case V
8
A d v a n c e v 0. 2
3
2
t
DDROHD2
8
CC
= 1.425 V
4
9
3
Table 2-6 on page 2-5
t
DDRORECCLR
9
0.70
0.38
0.38
0.00
0.00
0.80
0.00
0.22
0.22
0.36
0.32
TBD
–2
10
4
0.80
0.43
0.43
0.00
0.00
0.91
0.00
0.25
0.25
0.41
0.37
TBD
–1
5
0.94
0.51
0.51
0.00
0.00
1.07
0.00
0.30
0.30
0.48
0.43
TBD
for derating
Std.
10
Units
MHz
11
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A3PN030-ZQNG48I