CY7C0831AV-133BBI Cypress Semiconductor Corp, CY7C0831AV-133BBI Datasheet - Page 16

no-image

CY7C0831AV-133BBI

Manufacturer Part Number
CY7C0831AV-133BBI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C0831AV-133BBI

Density
2Mb
Access Time (max)
4.4ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
133MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
17b
Package Type
FBGA
Operating Temp Range
-40C to 85C
Number Of Ports
2
Supply Current
300mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Word Size
18b
Number Of Words
128K
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C0831AV-133BBI
Manufacturer:
CYPRESS
Quantity:
300
Part Number:
CY7C0831AV-133BBI
Manufacturer:
CYPRESS
Quantity:
1
Part Number:
CY7C0831AV-133BBI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Switching Waveforms
Notes
Document #: 38-06059 Rev. *S
30. OE is asynchronously controlled; all other inputs (excluding MRST and JTAG) are synchronous to the rising clock edge.
31. ADS = CNTEN = LOW, and MRST = CNTRST = CNT/MSK = HIGH.
32. The output is disabled (high-impedance state) by CE = V
33. Addresses need not be accessed sequentially because ADS = CNTEN = V
Numbers are for reference only.
MRST
ALL
ADDRESS/
DATA
LINES
ALL
OTHER
INPUTS
TMS
CNTINT
INT
TDO
ADDRESS
DATA
BE0–BE1
R/W
CLK
OUT
OE
CE
t
RSF
t
t
t
t
SW
SA
SB
SC
A
n
t
RS
t
t
t
t
HB
HW
HA
t
HC
CH2
1 Latency
t
INACTIVE
RSS
t
CYC2
t
RSR
t
CKLZ
t
CL2
Figure 9. Read Cycle
IH
A
following the next rising edge of the clock.
n+1
Figure 8. Master Reset
ACTIVE
t
CD2
IL
with CNT/MSK = V
[12, 30, 31, 32, 33]
Q
A
n
n+2
IH
constantly loads the address on the rising edge of the CLK.
CY7C0832BV, CY7C0833AV
t
CY7C0837AV, CY7C0830AV
CY7C0831AV, CY7C0832AV
DC
Q
t
SC
n+1
t
OHZ
A
n+3
t
OLZ
t
HC
t
OE
Page 16 of 28
Q
n+2
[+] Feedback

Related parts for CY7C0831AV-133BBI