A42MX24-PQ208 MICROSEMI, A42MX24-PQ208 Datasheet - Page 67

no-image

A42MX24-PQ208

Manufacturer Part Number
A42MX24-PQ208
Description
Manufacturer
MICROSEMI
Datasheet

Specifications of A42MX24-PQ208

Family Name
42MX
Number Of Usable Gates
36000
Number Of Logic Blocks/elements
912
# Registers
1410
# I/os (max)
176
Process Technology
0.45um (CMOS)
Operating Supply Voltage (typ)
3.3/5V
Logic Cells
912
Device System Gates
36000
Propagation Delay Time
2.5/1.8ns
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A42MX24-PQ208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX24-PQ208
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Part Number:
A42MX24-PQ208A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX24-PQ208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Table 35 •
Parameter Description
TTL Output Module Timing
t
t
t
t
t
t
t
t
t
t
d
d
CMOS Output Module Timing
t
t
t
t
t
t
t
t
t
t
d
d
Notes:
1. For dual-module macros use tPD1 + tRD1 + taped, to + tRD1 + taped, or tPD1 + tRD1 + tusk, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
5. Delays based on 35 pF loading.
DLH
DHL
ENZH
ENZL
ENHZ
ENLZ
GLH
GHL
LCO
ACO
DLH
DHL
ENZH
ENZL
ENHZ
ENLZ
GLH
GHL
LCO
ACO
TLH
THL
TLH
THL
device performance. Post-route timing analysis or simulation is required to determine actual performance.
obtained from the Timer utility.
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
A42MX16 Timing Characteristics (Nominal 3.3V Operation) (Continued)
(Worst-Case Commercial Conditions, V
Data-to-Pad HIGH
Data-to-Pad LOW
Enable Pad Z to HIGH
Enable Pad Z to LOW
Enable Pad HIGH to Z
Enable Pad LOW to Z
G-to-Pad HIGH
G-to-Pad LOW
I/O Latch Clock-to-Out (Pad-to-
Pad), 64 Clock Loading
Array Clock-to-Out (Pad-to-Pad),
64 Clock Loading
Capacitive Loading, LOW to HIGH
Capacitive Loading, HIGH to LOW
Data-to-Pad HIGH
Data-to-Pad LOW
Enable Pad Z to HIGH
Enable Pad Z to LOW
Enable Pad HIGH to Z
Enable Pad LOW to Z
G-to-Pad HIGH
G-to-Pad LOW
I/O Latch Clock-to-Out (Pad-to-
Pad), 64 Clock Loading
Array Clock-to-Out (Pad-to-Pad),
64 Clock Loading
Capacitive Loading, LOW to HIGH
Capacitive Loading, HIGH to LOW
5
5
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Units
‘–3’ Speed
CCA
11.3
0.04
0.05
11.3
0.04
0.05
3.5
4.1
3.8
4.2
7.6
7.0
4.8
4.8
8.0
4.5
3.4
3.8
4.2
7.6
7.0
7.1
7.1
8.0
= 3.0V, T
v6.1
‘–2’ Speed
J
= 70°C)
12.5
0.04
0.05
12.5
0.04
0.05
4.6
4.6
8.4
7.8
8.9
3.8
4.6
8.4
7.8
7.9
8.9
3.9
4.2
5.3
5.3
5.0
4.2
7.9
‘–1’ Speed
10.1
14.2
0.05
0.06
10.1
14.2
0.05
0.06
4.4
5.2
4.8
5.3
9.5
8.8
6.0
5.6
4.3
4.8
5.3
9.5
8.8
8.9
8.9
6.0
‘Std’ Speed
40MX and 42MX FPGA Families
11.2
10.4
11.9
16.7
0.06
0.07
11.2
10.4
10.5
10.5
11.9
16.7
0.06
0.07
5.2
6.1
5.6
6.2
7.2
7.2
6.6
5.1
5.6
6.2
‘–F’ Speed
15.7
14.5
10.0
10.0
16.7
23.3
0.08
0.10
15.7
14.5
14.7
14.7
16.7
23.3
0.08
0.10
7.3
8.6
7.8
8.7
9.3
7.1
7.8
8.7
ns/pF
ns/pF
ns/pF
ns/pF
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1-61

Related parts for A42MX24-PQ208