W162-19G Cypress Semiconductor Corp, W162-19G Datasheet - Page 2

no-image

W162-19G

Manufacturer Part Number
W162-19G
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of W162-19G

Operating Supply Voltage (max)
3.63V
Operating Temp Range
0C to 70C
Operating Supply Voltage (min)
2.97V
Mounting
Surface Mount
Pin Count
16
Operating Supply Voltage (typ)
3.3V
Package Type
SOIC
Power Dissipation
500mW
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W162-19G
Quantity:
95
Part Number:
W162-19G
Manufacturer:
DALLAS
Quantity:
41
Pin Definitions
Overview
The W162 products are nine-output zero delay buffers. A
Phase-Locked Loop (PLL) is used to take a time-varying signal
and provide eight copies of that same signal out.
Internal feedback is used to maximize the number of output
signals provided in the 16-pin package.
Spread Aware
Many systems being designed now utilize a technology called
Spread Spectrum Frequency Timing Generation. Cypress has
been one of the pioneers of SSFTG development, and we de-
signed this product so as not to filter off the Spread Spectrum
feature of the Reference input, assuming it exists. When a
zero delay buffer is not designed to pass the SS feature
through, the result is a significant amount of tracking skew
which may cause problems in systems requiring synchroniza-
tion.
Document #: 38-07150 Rev. *A
REF
QFB
QA0:3
QB0:3
VDD
GND
SEL0:1
Pin Name
2, 3, 14, 15
6, 7, 10, 11
Pin No.
4, 13
5, 12
9, 8
16
1
Type
Pin
O
O
O
P
P
I
I
Reference Input: The output signals QA0:3 through QB0:3 will be synchro-
nized to this signal unless the device is programmed to bypass the PLL.
Feedback Output: This signal is used as the feedback internally to establish
the propagation delay of nearly 0.
Outputs from Bank A: The frequency of the signals provided by these pins
is equal to the signal connected to REF.
Outputs from Bank B: The frequency of the signals provided by these pins
is equal to the signal connected to REF.
Power Connections: Connect to 3.3V. Use ferrite beads to help reduce noise
for optimal jitter performance.
Ground Connections: Connect all grounds to the common system ground
plane.
Function Select Inputs: Tie to V
per Table 1.
For more details on Spread Spectrum timing technology,
please see the Cypress Application note titled, “EMI Suppres-
sion Techniques with Spread Spectrum Frequency Timing
Generator (SSFTG) ICs.”
Functional Description
Logic inputs provide the user the ability to turn off one or both
banks of clocks when not in use, as described in Table 1. Dis-
abling a bank of unused outputs will reduce jitter and power
consumption, and will also reduce the amount of EMI gener-
ated by the W162.
These same inputs allow the user to bypass the PLL entirely
if so desired. When this is done, the device no longer acts as
a zero delay buffer, it simply reverts to a standard nine-output
clock driver.
Pin Description
DD
(HIGH, 1) or GND (LOW, 0) as desired
Page 2 of 7
W162
[+] Feedback

Related parts for W162-19G