GAL18V10B-20LP Lattice, GAL18V10B-20LP Datasheet - Page 12

no-image

GAL18V10B-20LP

Manufacturer Part Number
GAL18V10B-20LP
Description
IC GAL 10OUT MACROCELL 7.5NS 20
Manufacturer
Lattice
Series
-r
Datasheet

Specifications of GAL18V10B-20LP

Programmable Type
EE PLD
Number Of Macrocells
10
Voltage - Input
4.75 V ~ 5.25 V
Speed
20ns
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Contains lead / RoHS non-compliant
Other names
Q6330552

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL18V10B-20LP
Manufacturer:
LAT
Quantity:
5 380
Part Number:
GAL18V10B-20LP
Manufacturer:
LAT
Quantity:
5 380
Part Number:
GAL18V10B-20LP
Manufacturer:
LATTICE
Quantity:
84
Part Number:
GAL18V10B-20LP
Manufacturer:
LAI
Quantity:
5 555
Part Number:
GAL18V10B-20LP
Manufacturer:
LATTICE/莱迪斯
Quantity:
20 000
Circuitry within the GAL18V10 provides a reset signal to all reg-
isters during power-up. All internal registers will have their Q
outputs set low after a specified time (tpr, 1μs MAX). As a result,
the state on the registered output pins (if they are enabled) will
be either high or low on power-up, depending on the programmed
polarity of the output pins. This feature can greatly simplify state
machine design by providing a known state on power-up. Be-
cause of the asynchronous nature of system power-up, some
Power-Up Reset
Input/Output Equivalent Schematics
PIN
(Vref Typical = 3.2V)
PIN
ESD
Protection
Circuit
ESD
Protection
Circuit
Typical Input
Vcc
INTERNAL REGISTER
OUTPUT REGISTER
OUTPUT REGISTER
Active Pull-up
Circuit
Vref
ACTIVE HIGH
ACTIVE LOW
Q - OUTPUT
C L K
V c c
Vcc
Vcc
Vcc (min.)
11
t
pr
conditions must be met to provide a valid power-up reset of the
device. First, the V
input must be at static TTL level as shown in the diagram during
power up. The registers will reset within a maximum of tpr time.
As in normal system operation, avoid clocking the device until all
input and feedback path setup times have been met. The clock
must also meet the minimum pulse width requirements.
Data
Output
Internal Register
Reset to Logic "0"
Device Pin
Reset to Logic "1"
Device Pin
Reset to Logic "0"
Specifications GAL18V10
t
wl
Tri-State
Control
t
su
Feedback
CC
rise must be monotonic. Second, the clock
Typical Output
Vcc
Active Pull-up
Circuit
Feedback
(To Input Buffer)
Vref
(Vref Typical = 3.2V)
PIN
PIN

Related parts for GAL18V10B-20LP