CS493253-CL Cirrus Logic Inc, CS493253-CL Datasheet - Page 67

no-image

CS493253-CL

Manufacturer Part Number
CS493253-CL
Description
Multi Standard Audio Decoder 44-Pin PLCC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS493253-CL

Package
44PLCC
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493253-CL
Manufacturer:
CRYSTAL
Quantity:
134
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
110
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS493253-CL
Quantity:
402
Part Number:
CS493253-CL-EP
Manufacturer:
CRYSTRL
Quantity:
20 000
Part Number:
CS493253-CLEP
Manufacturer:
CRYSTAL
Quantity:
8
Part Number:
CS493253-CLR
Manufacturer:
PANASINIC
Quantity:
184
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
CS493253-CLR
Manufacturer:
CS
Quantity:
1 500
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
20 000
Part Number:
CS493253-CLZ
Manufacturer:
CRYSTAL
Quantity:
13 888
Part Number:
CS493253-CLZR
Manufacturer:
CirrusLogic
Quantity:
478
9.
After download or soft reset, and before
kickstarting the application (please see the Audio
Manager in the Application Messaging Section of
any Application Code User’s Guide for more
information on kickstarting), the host has the
option
configuration. Hardware configuration messages
are used to physically reconfigure the hardware of
the audio decoder, as in enabling or disabling
address checking for the serial communication
port. Hardware configuration messages are also
used to initialize the data type (i.e., PCM or
compressed) and format (e.g., I
etc.) for digital data inputs, as well as the data
format and clocking options for the digital output
port.
In general, the hardware configuration can only be
changed immediately after download or after soft
reset. However, some applications provide the
capability to change the input ports without
affecting other hardware configurations after
sending a special Application Restart message
(please see the Audio Manager in any Application
Code User’s Guide to determine whether the
Application Restart message is supported). Section
11.4 at the end of this chapter will describe how to
construct a hardware configuration message.
10. DIGITAL INPUT & OUTPUT
The CS493XX supports a wide variety of data
input and output mechanisms through various input
and output ports. Hardware availability is entirely
dependent on whether the software application
code being used supports the required mode. This
data sheet presents most of the modes available
with the CS493XX hardware. This does not mean
that all of the modes are available with any
particular
application code user’s guide for the particular
code being used should be referenced to determine
if a particular mode is supported. In addition if a
DS339PP4
HARDWARE CONFIGURATION
of
piece
changing
of
application
the
default
2
S, left justified,
code.
hardware
The
particular mode is desired that is not presented,
please contact your sales representative as to its
availability.
10.1. Digital Audio Formats
This subsection will describe some common audio
formats that the CS493XX supports. It should be
noted that the input ports use up to 24-bit PCM
resolution and 16-bit compressed data word
lengths. The output port of the CS493XX provides
up to 24-bit PCM resolution.
10.1.1.I
Figure 43, "I
format. For I
bit first, one SCLK delay after the transition of
LRCLK and is valid on the rising edge of SCLK.
For the I
when LRCLK is low and the right subframe is
presented when LRCLK is high. SCLK is required
to run at a frequency of 48Fs or greater on the input
ports.
10.1.2.Left Justified
Figure 44
rising edge SCCLK. Data is presented most
significant bit first on the first SCLK after an
LRCLK transition and is valid on the rising edge of
SCLK. For the left justified format, the left
subframe is presented when LRCLK is high and the
right subframe is presented when LRCLK is low.
The left justified format can also be programmed
for data to be valid on the falling edge of SCLK.
SCLK is required to run at a frequency of 48Fs or
greater on the input ports.
10.1.3.Multichannel
Figure 45
format up to 6 channels of audio are presented on
one data line with M bits per channel. Channels 0,
2, and 4 are presented while the LRCLK is high and
channels 1, 3, 5 are presented while the LRCLK is
low. Data is valid on the rising edge of SCLK and
2
2
S
S format, the left subframe is presented
shows the multichannel format. In this
shows the left justified format with a
2
2
S Format" on page 68
S, data is presented most significant
CS49300 Family DSP
shows the I
67
2
S

Related parts for CS493253-CL