AGLN250V2-ZCSG81 Actel, AGLN250V2-ZCSG81 Datasheet - Page 62

no-image

AGLN250V2-ZCSG81

Manufacturer Part Number
AGLN250V2-ZCSG81
Description
Manufacturer
Actel
Datasheet
IGLOO nano DC and Switching Characteristics
Figure 2-18 • Input DDR Timing Diagram
Table 2-71 • Input DDR Propagation Delays
2 -4 8
Out_QR
Out_QF
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
F
Note:
DDRICLKQ1
DDRICLKQ2
DDRISUD1
DDRISUD2
DDRIHD1
DDRIHD2
DDRICLR2Q1
DDRICLR2Q2
DDRIREMCLR
DDRIRECCLR
DDRIWCLR
DDRICKMPWH
DDRICKMPWL
DDRIMAX
Data
CLK
CLR
For specific junction temperature and voltage supply levels, refer to
values.
Timing Characteristics
Commercial-Case Conditions: T
1.5 V DC Core Voltage
t
t
1
DDRICLR2Q1
DDRICLR2Q2
Clock-to-Out Out_QR for Input DDR
Clock-to-Out Out_QF for Input DDR
Data Setup for Input DDR (negedge)
Data Setup for Input DDR (posedge)
Data Hold for Input DDR (negedge)
Data Hold for Input DDR (posedge)
Asynchronous Clear-to-Out Out_QR for Input DDR
Asynchronous Clear-to-Out Out_QF for Input DDR
Asynchronous Clear Removal Time for Input DDR
Asynchronous Clear Recovery Time for Input DDR
Asynchronous Clear Minimum Pulse Width for Input DDR
Clock Minimum Pulse Width HIGH for Input DDR
Clock Minimum Pulse Width LOW for Input DDR
Maximum Frequency for Input DDR
t
DDRIREMCLR
2
3
t
DDRICLKQ1
J
= 70°C, Worst-Case V
4
A d v a n c e v 0. 3
Description
2
3
5
CC
t
DDRICLKQ2
t
= 1.25 V
DDRISUD
6
4
Table 2-7 on page 2-7
5
7
t
DDRIHD
t
8
DDRIRECCLR
6
7
0.50
Std.
0.48
0.65
0.40
0.00
0.00
0.82
0.98
0.00
0.23
0.19
0.31
0.28
TBD
for derating
9
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for AGLN250V2-ZCSG81