LTC4280IUFD#TR Linear Technology, LTC4280IUFD#TR Datasheet - Page 12

no-image

LTC4280IUFD#TR

Manufacturer Part Number
LTC4280IUFD#TR
Description
Manufacturer
Linear Technology
Datasheet

Specifications of LTC4280IUFD#TR

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC4280IUFD#TRLTC4280IUFD
Manufacturer:
LT
Quantity:
10 000
Company:
Part Number:
LTC4280IUFD#TRLTC4280IUFD
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Company:
Part Number:
LTC4280IUFD#TRLTC4280IUFD#PBF
Manufacturer:
LT
Quantity:
161
LTC4280
OPERATION
The LTC4280 is designed to turn a board’s supply voltage
on and off in a controlled manner, allowing the board to be
safely inserted or removed from a live backplane. During
normal operation, the charge pump and gate driver turn
on an external N-channel MOSFET’s gate to pass power to
the load. The gate driver uses a charge pump that derives
its power from the V
is an internal 6.5V gate-to-source clamp. During start-up
the inrush current is tightly controlled by using current
limit foldback and output dV/dt limiting.
The current sense (CS) amplifi er monitors the load
current using the difference between the SENSE
SENSE
in the load by pulling back on the gate-to-source voltage
in an active control loop when the sense voltage exceeds
the commanded value. The CS amplifi er requires 20μA
input bias current from both the SENSE
SENSE
A short-circuit on the output to ground results in exces-
sive power dissipation during active current limiting. To
limit this power, the CS amplifi er regulates the voltage
between the SENSE
foldback to 10mV.
If an overcurrent condition persists, the internal circuit
breaker (CB) registers a fault when either the sense
voltage exceeds 25mV or the current sense amplifi er
is in regulation for more than the time limit set by the
capacitor on the FILTER pin. This indicates to the logic
that it is time to turn off the GATE to prevent overheating.
At this point the start-up TIMER pin voltage ramps down
using the 2μA current source until the voltage drops below
0.2V (comparator TM1) which tells the logic that the pass
transistor has cooled and it is safe to turn it on again if
overcurrent auto-retry is enabled. If the TIMER pin is tied
to INTV
an internal system timer in the logic.
12
CC
pin voltages. The CS amplifi er limits the current
pins.
, the cool-down time defaults to 5 seconds on
DD
+
pin. Also included in the gate driver
and SENSE
pins at 26mV with
+
and the
+
and
The output voltage is monitored using the FB pin and the
Power Good (PG) comparator to determine if the power
is available for the load. The power good condition can be
signaled by the GPIO pin using an open-drain pulldown
transistor. The GPIO pin may also be confi gured to signal
power bad, or as a general purpose input (GP comparator),
or a general purpose open drain output.
The Functional Diagram shows the monitoring blocks of
the LTC4280. The group of comparators on the left side
includes the undervoltage (UV), overvoltage (OV), reset
(RST), enable (EN) and signal on (ON) comparators. These
comparators determine if the external conditions are valid
prior to turning on the GATE. But fi rst the two undervoltage
lockout circuits, UVLO1 and UVLO2, validate the input
supply and the internally generated 3.1V supply, INTV
UVLO2 also generates the power-up initialization to the
logic circuits as INTV
fi xed internal overvoltage comparator, OV2, detects that
V
an overvoltage fault and turns the GATE off.
Included in the LTC4280 is an 8-bit A/D converter. The
converter has a 3-input multiplexer to select between the
ADIN pin, the SOURCE pin and the SENSE
voltage.
An I
also allows the host to poll the device and determine if
faults have occurred. If the ALERT line is confi gured as an
interrupt, the host is enabled to respond to faults in real
time. The typical SDA line is divided into an SDAI (input)
and SDAO (output). This simplifi es applications using an
optoisolator driven directly from the SDAO output. An
application which uses optoisolation is shown on the back
cover. The I
ADR1 and ADR2 pins. These inputs have three states each
that decode into a total of 27 device addresses.
DD
2
is greater than 15.6V, the part immediately generates
C interface is provided to read the A/D registers. It
2
C device address is decoded using the ADR0,
CC
crosses this rising threshold. If the
+
– SENSE
4280f
CC
.

Related parts for LTC4280IUFD#TR