DS1005-200 Dallas Semiconductor, DS1005-200 Datasheet
DS1005-200
Available stocks
Related parts for DS1005-200
DS1005-200 Summary of contents
Page 1
... Extended temperature range available DESCRIPTION The DS1005 5-Tap Silicon Delay Line provides five equally spaced taps with delays ranging from 250 ns, with an accuracy 3%, whichever is greater. This device is offered in a standard 14- pin DIP, making it compatible with existing delay line products. Space-saving 8-pin DIPs and 16-pin SOICs are also available ...
Page 2
... LOGIC DIAGRAM Figure 1 PART NUMBER DELAY TABLE (t PART NO. TAP 1 DS1005- DS1005- DS1005-100 20 ns DS1005-125 25 ns DS1005-150 30 ns DS1005-175 35 ns DS1005-200 40 ns DS1005-250 50 ns Custom delays available , t ) Table 1 PHL PLH TAP 2 TAP ...
Page 3
... CC TYP MAX UNITS 5. 0 25° ± 5 TYP MAX UNITS ns Table 1 ns Table 1 ns 100 TYP MAX UNITS DS1005 NOTES NOTES 25°C) NOTES ...
Page 4
... Delay, Rising): The elapsed time between the 1.5V point on the leading edge of the input PLH pulse and the 1.5V point on the leading edge of any tap output pulse. t (Time Delay, Falling): The elapsed time between the 1.5V point on the trailing edge of the input PHL pulse and the 1.5V point on the trailing edge of any tap output pulse DS1005 ...
Page 5
... TEST SETUP DESCRIPTION Figure 3 illustrates the hardware configuration used for measuring the timing parameters on the DS1005. The input waveform is produced by a precision pulse generator under software control. Time delays are measured by a time interval counter (20 ps resolution) connected between the input and each tap. Each tap is selected and connected to the counter by a VHF switch control unit ...
Page 6
... TIMING DIAGRAM: SILICON DELAY LINE Figure 2 DALLAS SEMICONDUCTOR TEST CIRCUIT Figure DS1005 ...