DS2188S Dallas Semiconductor, DS2188S Datasheet

no-image

DS2188S

Manufacturer Part Number
DS2188S
Description
T1/CEPT Jitter Attenuator
Manufacturer
Dallas Semiconductor
Datasheet

Specifications of DS2188S

Dc
0622

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS2188S
Manufacturer:
MAXIM
Quantity:
294
Part Number:
DS2188S
Manufacturer:
DALLAS
Quantity:
515
Part Number:
DS2188S
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS2188S N
Quantity:
11
Part Number:
DS2188S+TR
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS2188SN
Manufacturer:
TEXAS
Quantity:
519
Part Number:
DS2188SN
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS2188SN+
Manufacturer:
MAXIM
Quantity:
8 000
FEATURES
§ Attenuates clock and data jitter present in T1
§ Meets
§ Only one external component required; either
§ Selectable buffer size of 128 or 32 bits
§ Jitter attenuation is easily disabled
§ Single +5V supply; low-power CMOS
§ Available in 16-pin DIP and 16-pin SOIC
§ Companion to the DS2186 Transmit Line
DESCRIPTION
The DS2188 T1/CEPT Jitter Attenuator Chip contains a 128 X 2-bit buffer which, in conjunction with an
external 4X crystal, is used to attenuate the incoming jitter present in clock and data. The device meets all
of the latest applicable specifications including those outlined in TR 62411 (Accunet* T1.5 Service
Description and Interface Specifications, December 1990), TR-TSY-000170 (Digital Cross-Connect
System Requirements and Objectives, November 1985), and the CCITT Recommendations G.735 and
G.742. The DS2188 is compatible with the DS2180A T1/ISDN Primary Rate Transceiver and DS2181A
CEPT Transceiver and is the companion to the DS2187 T1/CEPT Receive Line Interface and DS2186
T1/CEPT Transmit Line Interface. It can also be used in conjunction with the DS2190 T1 Network
Interface Unit.
OVERVIEW
The RCLK input is fed to a 128 x 2-bit FIFO where it drives the write pointer for the positive (RPOS) and
negative (RNEG) data. The read pointer of the FIFO and RRCLK is generated by dividing the frequency
of the crystal connected to XTAL1 and XTAL2 by four. The frequency of the crystal is adjusted by a
DPLL to the long-term average frequency of RCLK. As long as the jitter present at RCLK is less than
120 unit intervals peak-to-peak (UIpp), then the FIFO buffer will be able to absorb the incoming jitter and
it will be attenuated in accordance with TR 62411 (December 1990). In this situation, the BL (Buffer
Limit) pin will remain low. Figures 1 and 2 illustrate the DS2188 Jitter Attenuator performance.
www.dalsemi.com
or CEPT lines
outlined in TR62411, TR-TSY-000170,
G.735, and G.742
a 6.176 MHz (T1) or 8.192 MHz (CEPT)
crystal
technology
(DS2188S)
and DS2187 Receive Line Interface
the
jitter
attenuation
templates
1 of 11
PIN ASSIGNMENT
XTAL OUT
T1/CEPT Jitter Attenuator
RPOS
RNEG
RCLK
TEST
DJA
BDS
VSS
16-Pin DIP/SOIC
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VDD
RRPOS
RRNEG
RRCLK
RST
BL
XTAL2
XTAL1
DS2188
092299

Related parts for DS2188S

DS2188S Summary of contents

Page 1

... Jitter attenuation is easily disabled § Single +5V supply; low-power CMOS technology § Available in 16-pin DIP and 16-pin SOIC (DS2188S) § Companion to the DS2186 Transmit Line and DS2187 Receive Line Interface DESCRIPTION The DS2188 T1/CEPT Jitter Attenuator Chip contains a 128 X 2-bit buffer which, in conjunction with an external 4X crystal, is used to attenuate the incoming jitter present in clock and data ...

Page 2

... DS2188 to RRCLK, RRPOS, and RRNEG. In this situation, the BL pin has no significance and XTAL OUT will not be coherent with RRCLK. How to use the DS2188 with Dallas Semiconductor’s other T1 and CEPT line interface parts is illustrated in Figures 3 through 5. Figure 3 illustrates how to use the DS2188 in the receive path along with a DS2187 Receive Line Interface. Figure 4 illustrates how to use the DS2188 in the transmit path with the DS2186 Transmit Line Interface. Also, see DS2188 Application Note, “ ...

Page 3

DS2188 TI JITTER ATTENUATION PERFORMANCE Figure 1 DS2188 CEPT JITTER ATTENUATION PERFORMANCE Figure DS2188 ...

Page 4

DS2188 IN THE RECEIVE PATH Figure 3 DS2188 IN THE TRANSMIT PATH Figure DS2188 ...

Page 5

PIN DESCRIPTION Table 1 PIN SYMBOL TYPE 1 DJA 2 RPOS 3 RNEG 4 RCLK 5 BDS 6 TEST 7 XTAL OUT XTAL1 10 XTAL2 RST 13 RRCLK 14 RRNEG 15 RRPOS 16 ...

Page 6

CRYSTAL REQUIREMENTS The DS2188 must have a crystal connected to the XTAL1 and XTAL2 pins. For T1 environments, the frequency of this crystal should be 6.176 MHz. For CEPT environments, the frequency of this crystal should be 8.192 MHz. Table ...

Page 7

ABSOLUTE MAXIMUM RATINGS* Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature * This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the ...

Page 8

AC ELECTRICAL CHARACTERISTICS PARAMETER RCLK Period RCLK Pulse Width RCLK Rise and Fall Times RPOS, RNEG Setup to RCLK RPOS, RNEG Hold for RCLK Propagation delay from RRCLK to RPOS, RRNEG Valid Propagation delay from XTAL OUT to RRCLK Pulse ...

Page 9

AC TIMING DIAGRAM Figure 5 NOTE: 1. The phase relationship between XTAL OUT and RRCLK can be of either form DS2188 ...

Page 10

DS1288 T1/CEPT JITTER ATTENTUATOR 16-PIN DIP PKG 16-PIN DIM MIN MAX AIN 0.740 0.780 MM 18.80 19. 0.240 0.260 MM 6.10 6. 0.120 0.140 MM 3.05 3. 0.300 0.325 MM 7.62 8. ...

Page 11

DS1288S T1/CEPT JITTER ATTENTUATOR 16-PIN SOIC PKG 16-PIN DIM MIN MAX AIN 0.402 0.412 MM 10.21 10. 0.290 0.300 MM 7.37 7. 0.089 0.095 MM 2.26 2. 0.004 0.012 MM 0.102 0. ...

Related keywords